This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2012-198391, filed on Sep. 10, 2012; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate to a semiconductor device as an embodiment.
Information is exchanged via an interface between information processing units. The interface is electrically connected to integrated circuits in the information processing units via input and output terminals. If an ESD (Electro Static Discharge) occurs across the input and output terminals, the integrated circuits connected thereto may be damaged. To protect the integrated circuit from the ESD, an ESD protecting device is connected between the input and output terminals and a ground terminal in the information processing unit. To protect the integrated circuit from an overvoltage or ESD condition, the breakdown voltage of the ESD protecting device is set to a value slightly higher than the normal voltage of the input and output signals of the device. For example, when the voltage of the input and output signals is 5 V, the breakdown voltage of the ESD protecting device is set to be about 7 V.
The capacitance of the ESD protecting device increases with a decrease of the breakdown voltage of the ESD protecting device. If the capacitance of the ESD protecting device increases, the impedance is lowered, and the input and output signals will leaked across or through the ESD protecting devices reducing the performance of the device that the ESD is intended to protect. As the frequency of signals propagating through the interface becomes high, the impedance is further lowered. For this reason, it is required that the capacitance of the ESD protecting device be lowered to reduce the leakage of normal device voltage signals across the ESD protection device.
However, the ESD protecting device includes diodes. For this reason, it is necessary to reduce p-n junction areas of the diodes to lower the capacitance thereof. However, the on-state resistance is raised if the p-n junction area is reduced. If the on-state resistance of the ESD protecting device is raised, then when an ESD occurs, the resulting current from the discharge which flows through the ESD protecting device is reduced, while the current flowing to a integrated circuit side increases. As a result, the ESD resistance of the information processing unit having the ESD protecting device is decreased. Therefore, an ESD protecting device with smaller capacitance and lower on-state resistance is desired.
Embodiments provide a semiconductor device with both a small capacitance and a low on-state resistance as compared to prior devices.
In general, according to one embodiment, the present disclosure will be explained with reference to the figures. The shape, dimension, size relation, etc., of each element in the figures are not necessarily limited to those shown in the figure in an actual reduction to practice, but can be appropriately changed in the range where the effects of the present disclosure can be obtained. In the following explanation, a first conductive type is p-type, and a second conductive type is n-type. However, these conductive types can also be reversed, i.e., the opposite conductivity types. As a semiconductor, silicon is used as an example; however, compound semiconductors such as silicon carbide (SiC) and gallium nitride (GaN) can also be used. As an insulator, silicon oxide is used an example; however other insulators such as silicon nitride (SiN), silicon oxynitride (SiNO), and alumina (Al2O3) can also be used. In this case the n-type conductive type is indicated by n+, n, and n−, the n-type dopant concentration is lower in this n+, n, to n−sequence. For the p-type, similarly, the p-type dopant concentration is highest to lowest in order of p+, p, and p−.
With reference to
As shown in
The ESD device 100 according to this embodiment includes a first terminal 1, a second terminal 2, a diode D1 (a first diode), a diode D2 (a second diode), and a Zener diode D3. The first terminal 1 is electrically connected to the ground terminal. The second terminal 2 is electrically connected to the signal line which is connected to the circuit part. An anode of the diode D1 is electrically connected to the first terminal 1. A cathode of the diode D1 is electrically connected to the second terminal 2. An anode of the diode D2 is electrically connected to the second terminal 2. A cathode of the diode D2 is electrically connected to a cathode of the Zener diode D3. An anode of the Zener diode D3 is electrically connected to the first terminal 1.
If a negative overvoltage is applied to the signal line, the ESD occurs via the diode D1. In addition, if a positive overcharge is applied to the signal line, when it exceeds the breakdown voltage of the Zener diode D3, the ESD occurs via the diode D2 and the Zener diode D3. Therefore, the circuit part is protected from the negative voltage, and from a positive voltage higher than the breakdown voltage of the Zener diode D3, by the ESD protecting device 100. For example, when the input and output signals are 5 V, the Zener diode D3 is designed so that the breakdown voltage of the Zener diode D3 can be about 7 V.
The Zener diode D3 can be used alone as the ESD protecting device. However, because the breakdown voltage of the Zener diode D3 is much higher than the breakdown voltage of the diode D1 and the diode D2, the Zener diode has a capacitance much larger than that of the diode D1 and the diode D2. For this reason, when the frequency of the input and output signals is raised, the impedance for the input and output signals of the Zener diode D3 is significantly reduced. As a result, the input and output signals can leak through the Zener diode D3, and thus a Zener diode D3 cannot be used alone as the ESD protecting device for devices that operate at high frequency.
The ESD protecting device 100 according to this embodiment, as mentioned above, contains the diode D1, diode D2, and Zener diode D3. Since the diode D2 and the Zener diode D3 are connected in series, even if the capacitance of the Zener diode D3 increases, the overall value of the capacitance of the ESD protecting device 100 is not meaningfully affected. In addition, because the diode D1 and the diode D2 are connected in parallel, the capacitance of the ESD protecting device 100 is the sum of the capacitance of the diode D1 and the series capacitance of the diodes D2. But as the capacitance of the diode D3 is selected to be much higher than that of D2 and D3, the parallel capacitance is effectively the sum of the capacitances of diodes D1 and D2. Therefore, in the ESD protecting device 100 according to this embodiment, even if the breakdown voltage of the Zener diode D3 becomes low, since the capacitance is determined by the diode D1 and the diode D2, the value of the capacitance is maintained at a small value.
With reference to
The n−-type ninth semiconductor layer 5 is epitaxially grown on the p-type first semiconductor layer 3 so as to cover the n+-type second semiconductor layer 4. The n−-type ninth semiconductor layer 5 has an n-type dopant concentration lower than the n-type dopant concentration of the n+-type second semiconductor layer 4. The n-type dopant concentration of the n−-type ninth semiconductor layer 5, for example, is 1×1014-1×1015/cm3. The n-type dopants of the n−-type ninth semiconductor layer 5, for example, are phosphorus.
The p-type third semiconductor layer 6 penetrates in a frame shape through the n−-type ninth semiconductor layer 5 from the surface of the n−-type ninth semiconductor layer 5 and is electrically connected with the p-type first semiconductor layer 3. In other words, the p-type third semiconductor layer 6 has a square frame shape on the surface of the n−-type ninth semiconductor layer 5, extends in the square frame shape through the n−-type ninth semiconductor layer 5 in the vertical direction, and arrives at the upper surface of the p-type first semiconductor layer 3. Here, in this embodiment, the planar shape of the p-type third semiconductor layer 6 is assumed to be a square frame shape for simplicity of explanation. However, the planar shape of the p-type third semiconductor layer 6 is not limited to the square frame shape. The p-type dopant concentration of the p-type third semiconductor layer 6, for example, is 1×1018-1×1019/cm3. The p-type dopants of the p-type third semiconductor layer 6, for example, are boron (B).
In this embodiment, the p-type third semiconductor layer 6, for example, is a p-type dopant diffusion layer formed by ion-implanting p-type dopants into the n−-type ninth semiconductor layer 5 and diffusing the p-type dopants by a heat treatment. However, the semiconductor layer of this type is not limited to such a dopant diffusion layer. The p-type third semiconductor layer 6 can also be a growth layer embedded into a trench with a square frame shape penetrating through the n−-type ninth semiconductor layer 5 by vapor-phase growth.
The first region 8 of the n−-type ninth semiconductor layer 5 is a part of the n−-type ninth semiconductor layer 5 separated from the n−-type ninth semiconductor layer 5 by being enclosed with the p-type third semiconductor layer 6. In other words, the first region 8 of the n−-type ninth semiconductor layer 5 is a part of the n−-type ninth semiconductor layer 5 that exists within a frame constituted by the p-type third semiconductor layer 6 extending in the vertical direction.
The n-type fourth semiconductor layer 7 is adjacent to the p-type third semiconductor layer 6 in the n−-type ninth semiconductor layer 5. The n-type fourth semiconductor layer 7 penetrates in a frame shape through the n−-type ninth semiconductor layer 5 from the surface of the n−-type ninth semiconductor layer 5 and is electrically connected with the p-type first semiconductor layer 3. In other words, the n-type fourth semiconductor layer 7 has a square frame shape on the surface of the n−-type ninth semiconductor layer 5, extends in the square frame shape through the n−-type ninth semiconductor layer 5 in the vertical direction, and arrives at the upper surface of the p-type first semiconductor layer 3. Here, in this embodiment, the planar shape of the n-type fourth semiconductor layer 7 is assumed to be a square frame shape for simplicity of explanation. With respect to the n-type fourth semiconductor layer 7, the planar shape is not limited to the square frame shape. The n-type dopant concentration of the n-type fourth semiconductor layer 7 is higher than the n-type dopant concentration of the n−-type ninth semiconductor layer 5 and lower than the n-type dopant concentration of the n+-type second semiconductor layer 4. The n-type dopant concentration of the n-type fourth semiconductor layer 7, for example, is 1×1018-1×1019/cm3. The n-type dopants of the n-type fourth semiconductor layer 7, for example, are phosphorus.
In this embodiment, the n-type fourth semiconductor layer 7, for example, is an n-type dopant diffusion layer formed by ion-implanting n-type dopants into the n−-type ninth semiconductor layer 5 and diffusing the n-type dopants by a heat treatment. However, the semiconductor layer of this type is not limited to such a dopant diffusion layer. The n-type fourth semiconductor layer 7 can also be a growth layer embedded into a trench with a square frame shape penetrating through the n−-type ninth semiconductor layer 5 by vapor-phase growth.
The second region 9 of the n−-type ninth semiconductor layer 5 is another part of the n−-type ninth semiconductor layer 5 which is separated from the n−-type ninth semiconductor layer 5 by being enclosed with the n-type fourth semiconductor layer 7. In other words, the second region 9 of the n−-type ninth semiconductor layer 5 is another part of the n−-type ninth semiconductor layer 5 existing in a frame constituted by the n-type fourth semiconductor layer 7 extending in the vertical direction.
The entire area of the second region 9 of the n−-type ninth semiconductor layer 5 in the surface parallel with the surface of the n−-type ninth semiconductor layer 5 is electrically connected to the p-type first semiconductor layer 3 via the n+-type second semiconductor layer 4. In other words, the n-type fourth semiconductor layer 7 is formed on the n+-type second semiconductor layer 4 so that the inside of the frame of the n-type fourth semiconductor layer 7 is entirely positioned on the n+-type second semiconductor layer 4. The n-type fourth semiconductor layer 7 is formed on the n+-type second semiconductor layer 4 and the p-type first semiconductor layer 3 along the outer periphery of the n+-type second semiconductor layer 4. The n-type fourth semiconductor layer 7 is electrically connected with the n+-type second semiconductor layer 4.
In this embodiment, the n+-type second semiconductor layer 4 is formed so that it does not extend outside of the frame of the n-type fourth semiconductor layer 7, however this semiconductor layer is not limited to this configuration. The n+-type second semiconductor layer 4 may also be extended up into the n−-type ninth semiconductor layer 5 at the outside of the frame of the n-type fourth semiconductor layer 7.
The n+-type fifth semiconductor layer 10 is formed on the surface of the first region 8 of the n−-type ninth semiconductor layer 5. The n+-type fifth semiconductor layer 10 has an n-type dopant concentration higher than the n-type dopant concentration of the n-type fourth semiconductor layer 7. The n-type dopant concentration of the n+-type fifth semiconductor layer 10, for example, is 1×1019-1×1020/cm3. The n-type dopants of the n+-type fifth semiconductor layer 10, for example, are arsenic.
The p+-type sixth semiconductor layer 11 is formed on the surface of the second region 9 of the n−-type ninth semiconductor layer 5. The p+-type sixth semiconductor layer 11 has a p-type dopant concentration higher than the p-type dopant concentration of the p-type first semiconductor layer 3. The p-type dopant concentration of the p+-type sixth semiconductor layer 11, for example, is 1×1019-1×1020/cm3. The p-type dopants of the p+-type sixth semiconductor layer 11, for example, are boron.
The back electrode 13 is formed on the back face at the side opposite to the n−-type ninth semiconductor layer 5 of the p-type first semiconductor layer 3. The first terminal 1 is electrically connected to the p-type first semiconductor layer 3 via the back electrode 13.
The interlayer dielectric 12 is formed on the n−-type ninth semiconductor layer 5, the p-type third semiconductor layer 6, the first region 8, the n-type fourth semiconductor layer 7, the second region 9, the n+-type fifth semiconductor layer 10, and the p+-type sixth semiconductor layer 11. The wiring 14 is formed on the interlayer dielectric 12 and electrically connects the n+-type fifth semiconductor layer 10 with the p+-type sixth semiconductor layer 11 via an aperture part of the interlayer dielectric 12. The second terminal 2 is electrically connected to the n+-type fifth semiconductor layer 10 and the p+-type sixth semiconductor layer 11 via the wiring 14.
The interlayer dielectric 12, for example, is silicon oxide, however, silicon nitride or silicon oxynitride can also be used. In addition, the wiring 14 and the back electrode 13, for example, are aluminum or copper, however other general wiring materials can be used.
The Zener diode D3 includes the p-type first semiconductor layer 3 and the n+-type second semiconductor layer 4. The p-type first semiconductor layer 3 is the anode layer of the Zener diode D3, and the n+-type second semiconductor layer 4 is the cathode layer of the Zener diode D3. The anode layer 3 of the Zener diode D3 is electrically connected to the first terminal 1 via the back electrode 13.
The diode D2 includes the second region 9 of the n−-type ninth semiconductor layer 5 and the p+-type sixth semiconductor layer 11. The second region 9 of the n−-type ninth semiconductor layer 5 is a cathode layer of the diode D2. The p+-type sixth semiconductor layer 11 is an anode layer of the diode D2. The cathode layer (the second region 9) of the diode D2 is laminated on the cathode layer (the n+-type second semiconductor layer 4) of the Zener diode D3 and directly, electrically joined. As a result, the contact resistance of the cathode layer of the diode D2 and the cathode layer of the Zener diode D3 is lowered. The anode layer (the p+-type sixth semiconductor layer 11) of the diode D2 is electrically connected to the second terminal 2 via the wiring 14.
Here, as mentioned above, the n+-type second semiconductor layer 4 is extends into the wall of the frame form of the n-type fourth semiconductor layer 7. This permits an increase of the area of the p-n junction of the n+-type second semiconductor layer 4 and the p-type first semiconductor layer 3 beyond the size of the n-layer 9 bounded by the wall of the frame form 7. Therefore, the on-state resistance of the Zener diode D3 can be further lowered.
The diode D1 includes the p-type first semiconductor layer 3 and the first region 8. The p-type first semiconductor layer 3 is the anode layer of the diode D1. The first region 8 is the cathode layer of the diode D1. The anode layer (the p-type first semiconductor layer 3) of the diode D1 is common to the anode layer (the p-type first semiconductor layer 3) of the Zener diode D3 and is electrically connected to the first terminal. The cathode layer (the first region 8) of the diode D1 is electrically connected to the wiring 14 via the n+-type fifth semiconductor layer 10 and electrically connected with the anode layer (the p+-type sixth semiconductor layer 11) of the diode D2 and the second terminal 2 via the wiring 14.
The breakdown voltage of the ESD protecting device 100 according to this embodiment is determined by the breakdown voltage of the Zener diode D3. The breakdown voltage of the Zener diode D3 is regulated by the n-type dopant concentration of the n+-type second semiconductor layer 4.
The operation of the ESD protecting device 100 according to this embodiment will be explained. If a negative voltage is applied to the second terminal 2, the diode D1 is set to an on-state. The Zener diode D3 is set to an on-state, however the diode D2 is set to an off state. As a result, a current flows to the second terminal via the back electrode 13, the p-type first semiconductor layer 3, the first region 8, the n+-type fifth semiconductor layer 10, and the wiring 14 from the first terminal 1. For a negative ESD, the ESD protecting device 100 protects the circuit part by this operation.
If a positive voltage is applied to the second terminal 2, and if this voltage is the breakdown voltage or lower of the Zener diode D3, the diode D2 is set to an on-state, however, the diode D1 and the Zener diode D3 are set to an off-state. No current flows between the first terminal and the second terminal 2 of the ESD protecting device. The applying voltage is input as an input signal into the circuit part. Thus, by forming the zener diode D3 to have a breakdown voltage higher than that of the device it is protecting, normal device operation continues.
If the positive applying voltage of the second terminal 2 exceeds the breakdown voltage of the Zener diode D3, the Zener diode D3 and the diode D2 are set to an on-state. As a result, a current flows to the first terminal 1 via the wiring 14, the p+-type sixth semiconductor layer 11, the second region 9, the n+-type second semiconductor layer 4, the p-type first semiconductor layer 3, and the back electrode 13 from the second terminal 2. For a positive ESD, the ESD protecting device 100 protects the circuit part by this operation.
Here, when the Zener diode D3 breaks down, if the on-state resistance of the Zener diode D3 and the diode D2 is high, the current generated by the ESD does not flow entirely to the ESD protecting device 100, and part of the current flows to the circuit part. In other words, the ESD protection function of the ESD protecting device is reduced. A low on-state resistance is desirable in the ESD protecting device.
Next, the effects of the ESD protecting device 100 according to this embodiment are explained below.
In the ESD protecting device 100 according to this embodiment, because the diode D2 and the Zener diode D3 are connected in series, the resistance of the connecting part of the diode D2 and the Zener diode D3 is likely to be raised. However, the second region 9 as a cathode layer of the diode D2 is directly laminated on, i.e., integrally formed with, the n+-type second semiconductor layer 4 as a cathode layer of the Zener diode D3. For this reason, since the contact resistance of the cathode layer of the diode D2 and the cathode layer of the Zener diode D3 is low, the on-state resistance for the positive ESD is lowered in the ESD protecting device 100 according to this embodiment.
In addition, the capacitance of the ESD protecting device 100 according to this embodiment is not affected by the capacitance of the Zener diode D3 because the Zener diode D3 and the diode D2 are connected in series as mentioned above. The capacitance of the ESD protecting device 100 according to this embodiment is the sum of the capacitance of the diode D1 and effectively the capacitance of the diode D2 (as the capacitance of diode D3 is much greater, it has little impact on the series capacitance of D2 and D3 at maximum, and the value of their capacitance is much smaller than the capacitance of the Zener diode D3.
Therefore, in the ESD protecting device 100 according to this embodiment, since the cathode layer (the second region 9) of the diode D2 is directly laminated right on (formed integrally with) the cathode layer (the n+-type second semiconductor layer 4) of the Zener diode D3, the value of the capacitance is small, and the on-state resistance is reduced.
In addition, in the ESD protecting device 100 according to this embodiment, the diode D2 is laminated right on the Zener diode D3. For this reason, the chip area of the ESD protecting device 100 can be reduced in contrast to the case where the diode D2 and the Zener diode D3 are formed in parallel in the horizontal direction on the p-type first semiconductor layer 3.
In the ESD protecting device 100 according to this embodiment, arsenic is used as the n-type dopants of the n+-type second semiconductor layer 4. Since the arsenic has a diffusion coefficient smaller than that of phosphorus, the diffusion of the n-type dopants into the second region 9 from the n+-type second semiconductor layer 4 is suppressed. Furthermore, since the n+-type second semiconductor layer 4 is interposed between the second region 9 and the first semiconductor layer 3, the diffusion of the p-type dopants into the second region 9 from the p-type first semiconductor layer 3 is suppressed.
On the other hand, as the n-type dopants of the n-type fourth semiconductor layer 7, phosphorus rather than arsenic is used because its diffusion is easy. With the diffusion of the n-type dopants in the n-type fourth semiconductor layer 7, the n-type fourth semiconductor layer 7 is extended up to the p-type first semiconductor layer 3 and the n+-type second semiconductor layer 4 from the surface of the n−-type ninth semiconductor layer 5.
In addition, in the ESD protecting device 100 according to this embodiment, the n+-type second semiconductor layer 4 has a structure in which it does not extend outside of the frame of the n-type fourth semiconductor layer 7. However, the area of the p-n junction of the Zener diode D3 can be increased by extending the n+-type second semiconductor layer 4 into the n−-type ninth semiconductor layer 5 at the outside of the frame of the n-type fourth semiconductor layer 7. As a result, since the on-state resistance of the Zener diode D3 is reduced, the on-state resistance of the ESD protecting device 100 is further reduced. On the contrary, the capacitance of the Zener diode D3 is increased, however as mentioned above, in the ESD protecting device 100 according to this embodiment, its influence on the capacitance of the ESD protecting device 100 is little. In this case, the capacitance of the ESD protecting device 100 according to this embodiment is also maintained at a small value.
The ESD protecting device according to the second embodiment will be explained with reference to
As shown in
In the ESD protecting device 200 according to this embodiment, because the n+-type second semiconductor layer 4a is formed without using the epitaxial growth, the manufacture cost is reduced. The other constitutions have advantages similar to those of the ESD protecting device according to the first embodiment.
The ESD protecting device according to a third embodiment will be explained with reference to
As shown in
The n+-type eighth semiconductor layer 16 is formed on the surface of the p+-type seventh semiconductor layer 15 and has an n-type dopant concentration higher than the n-type dopant concentration of the n-type fourth semiconductor layer 7. The n-type dopant concentration of the n+-type eighth semiconductor layer 16, for example, is 1×1019-1×1020/cm3. The n-type dopants of the n+-type eighth semiconductor layer 16, for example, are arsenic.
The interlayer dielectric 12 extends onto the p+-type seventh semiconductor layer 15 and the n+-type eighth semiconductor layer 16. The wiring 17 is formed via the interlayer dielectric 12 on the p+-type seventh semiconductor layer 15 and the n+-type eighth semiconductor layer 16. The wiring 17 is electrically connected with the n-type fourth semiconductor layer 7 and the n+-type eighth semiconductor layer 16 via an aperture part of the interlayer dielectric 12. The wiring 17, for example, is aluminum or copper, similar to the wiring 14.
The p+-type seventh semiconductor layer 15 and the n+-type eighth semiconductor layer 16 further constitute a Zener diode D4. The p+-type seventh semiconductor layer 15 is an anode layer of the Zener diode D4 and is electrically connected to the first terminal 1 via the p-type first semiconductor layer 3. The n+-type eighth semiconductor layer 16 is a cathode layer of the Zener diode D4 and is electrically connected with the cathode layer (the n+-type second semiconductor layer 4) of the Zener diode D3 and the cathode layer (the second region 9) of the diode D2 via the wiring 17 and the n-type fourth semiconductor layer 7.
As shown in the equivalent circuit of
An ESD protecting device 400 according to a fourth embodiment will be explained with reference to
In the ESD protecting device 400 according to the fourth embodiment, the capacitance (C2) of a diode D2 including a second region 9 and a p+-type sixth semiconductor layer 11 is formed so that the capacitance is larger than the capacitance (C1) of a diode D1 including a p-type first semiconductor layer 3 and a first region 8. The other configurations and operations are similar to those of the ESD protecting device 100 according to the first embodiment.
Here, to make the capacitance of the diode D2 larger than the capacitance of the diode D1, for example, the junction area of the diode D2 is increased, or the dopant concentration is raised.
The effects of the ESD protecting device 400 according to the fourth embodiment will be explained. If a positive voltage is applied to a second terminal 2 and the applied voltage exceeds the breakdown voltage of a Zener diode D3, the Zener diode D3 and the diode D2 are set to an on-state. As a result, current flows to the first terminal 1 via the wiring 14, the p+-type sixth semiconductor layer 11, the second region 9, the n+-type second semiconductor layer 4, the p-type first semiconductor layer 3, and the back electrode 13 from the second terminal 2. At that time, the voltage, which is generated in the ESD protecting device 400, is proportional to the resistance component of the ESD protecting device 400. For a positive ESD, the resistance component of the ESD protecting device 400 is determined by the sum of the resistance of the diode D2 and the resistance of the Zener diode D3. On the other hand, for a negative ESD, the resistance component of the device is determined by the resistance of the diode D1.
To reliably protect circuit parts from the current generated by the ESD, it is desirable for the voltage, which is generated in the ESD protecting device 400, to be small. However, if the resistance of the diode D1 and the diode D2 is lowered, the sum of the capacitance of the diode D1 and the capacitance of the diode D2 tends to increase. In other words, an inverse proportion relation exists between the resistance and capacitance of the ESD protecting device 400.
Like the ESD protecting device 400 according to the fourth embodiment, with the formation of the capacitance (C2) of the diode D2 so that the capacitance is larger than the capacitance (C1) of the diode D1, an action of reducing the difference between the resistance, when a positive ESD is applied, and the resistance, when a negative ESD is applied, is exerted, thus being able to suppress the inverse proportion relation. In other words, even if the resistance of the diode D1 and the resistance of the diodes D2 are lowered and the resistance component of the ESD protecting device 400 is lowered, the increase of the capacitance of the ESD protecting device 400 can be suppressed.
As mentioned above, since the ESD protecting device 400 according to the fourth embodiment can lower the resistance of the diode D1 and resistance of the diode D2, an effect of protecting the circuit parts from a current generated by the ESD can be accelerated.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2012-198391 | Sep 2012 | JP | national |