This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2007-122429, filed May 7, 2007, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
This invention relates to a semiconductor device.
2. Description of the Related Art
Nonvolatile semiconductor memory devices represented by NAND memories have a tunnel insulating film formed on a semiconductor substrate, a floating gate electrode formed on the tunnel insulating film, an inter-electrode insulating film formed on the floating gate electrode, and a control gate electrode formed on the inter-electrode insulating film (for example, refer to Jpn. Pat. Appln. KOKAI Pub. No. 9-134973).
However, with miniaturization of semiconductor devices, there are caused problems relating to leak current and breakdown voltage of the inter-electrode insulating film. However, in prior art, it cannot be said that proper measures are taken against the problems relating to leak current and breakdown voltage of the inter-electrode insulating film.
A semiconductor device according to a first aspect of the present invention comprises: a semiconductor substrate having a device formation region; a tunnel insulating film formed on the device formation region; a floating gate electrode formed on the tunnel insulating film; isolation insulating films which cover side surfaces of the device formation region, side surfaces of the tunnel insulating film, and side surfaces of a lower portion of the floating gate electrode; an inter-electrode insulating film which covers an upper surface and side surfaces of an upper portion of the floating gate electrode; and a control gate electrode formed on the inter-electrode insulating film, wherein upper corner portions of the floating gate electrode are rounded as viewed from a direction parallel with the upper surface and the side surfaces of the upper portion of the floating gate electrode.
A semiconductor device according to a second aspect of the present invention comprises: a semiconductor substrate having a device formation region; a tunnel insulating film formed on the device formation region; a floating gate electrode which is formed on the tunnel insulating film and has a lower portion and an upper portion having a width smaller than a width of the lower portion; isolation insulating films which cover side surfaces of the device formation region, side surfaces of the tunnel insulating film, and side surfaces of the lower portion of the floating gate electrode, and has an upper surface located higher than a boundary between the lower portion and the upper portion of the floating gate electrode; an inter-electrode insulating film which covers an upper surface and side surfaces of the upper portion of the floating gate electrode; and a control gate electrode formed on the inter-electrode insulating film.
Embodiments of the present invention are explained below with reference to drawings.
(Embodiment 1)
A semiconductor device (nonvolatile semiconductor memory device) according to a first embodiment of the present invention is described below. The semiconductor device is applied to, for example, NAND memories.
First, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
As described above, memory cells of the nonvolatile semiconductor memory device as illustrated in
Next, details of a method of forming the inter-electrode insulating film 20 are explained with reference to cross-sectional views of
After the step illustrated in
In the above anisotropic plasma treatment, nitrogen reaches the floating gate electrode film 18 mainly from a direction vertical to the upper surface of the floating gate electrode film 18. However, there is also nitrogen which reaches the floating gate electrode film 18 from the inclined direction. Therefore, in the upper corner portions of the floating gate electrode film 18, nitriding proceeds also in the horizontal direction in addition to the vertical direction. Further, since the electric field is concentrated on the upper corner portions of the floating gate electrode film 18 in the above anisotropic plasma treatment, nitrogen tends to be concentrated on the upper corner portions.
For the above reasons, in the above anisotropic plasma treatment, nitriding strongly acts on the upper corner portions of the floating gate electrode film 18. As a result, as illustrated in
Further, for the above reasons, a portion of the silicon nitride film 31 which is formed on the side surfaces of the floating gate electrode film 18 is thinner than a portion of the silicon nitride film 31 which is formed on the upper surface of the floating gate electrode film 18. In addition, the thickness of the portion of the silicon nitride film 31 formed on the side surfaces of the floating gate electrode film 18 increases from below upward.
Next, as illustrated in
After the inter-electrode insulating film 20 is formed as described above, the control gate electrode film 21 is formed on the inter-electrode insulating film 20 as illustrated in
As described above, according to the first embodiment, the upper corner portions of the floating gate electrode 18 are rounded, as viewed from the direction parallel with the upper surface and side surfaces of the floating gate electrode 18 (the direction vertical to the surface of the drawing). Therefore, concentration of the electric field in the upper corner portions of the floating gate electrode 18 can be eased. Further, since the upper corner portions of the floating gate electrode 18 are rounded, the inter-electrode insulating film 20 (in particular, the silicon nitride film 31) has a sufficient thickness in the upper corner portions. Therefore, it is possible to effectively prevent increase in the leak current and decrease in the breakdown voltage of the inter-electrode insulating film 20. Consequently, it is possible to achieve increase in charge retention characteristic, and obtain a semiconductor device having excellent characteristic and reliability.
The above embodiment can be variously modified as mentioned below.
Although the inter-electrode insulating film 20 is formed of a stacked structure including the silicon nitride film 31, the metal oxide film 33, and the silicon nitride film 34 in the above embodiment, the inter-electrode insulating film 20 may be formed of other stacked structures. Any desired combination of silicon nitride films, silicon oxide films and metal oxide films can be used as the stacked structure. For example, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. Further, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, a metal oxide film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. Furthermore, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, a silicon nitride film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. In these cases, the undermost silicon nitride film contacting the floating gate electrode 18 corresponds to the silicon nitride film 31. Further, the inter-electrode insulating film 20 may not be formed of a stacked structure, but may be formed of a single-layer structure of the silicon nitride film 31. These structures can also obtain the same effect as described above.
Further, although the silicon nitride film 31 is formed by nitriding the floating gate electrode 18 by anisotropic plasma nitriding in the above embodiment, a silicon oxide film may be formed by oxidizing the floating gate electrode film 18 by anisotropic plasma oxidation. Also in this case, the same shape as that of the above silicon nitride film 31 can be obtained, and the same effect as described above can be obtained. In this case, although a stacked structure obtained by stacking a silicon oxide film, a metal oxide film and a silicon oxide film in this order is formed as the inter-electrode insulating film 20, other stacked structures may be used. Any desired combination of silicon oxide films, silicon nitride films, and metal oxide films may be used as the stacked structure. For example, a stacked structure obtained by stacking a silicon oxide film, a silicon nitride film, and a silicon oxide film in this order may be used as the inter-electrode insulating film 20. Further, a stacked structure obtained by stacking a silicon oxide film, a silicon nitride film, a metal oxide film, a silicon nitride film, and a silicon oxide film in this order may be used as the inter-electrode insulating film 20. Furthermore, a stacked structure obtained by stacking a silicon oxide film, a silicon nitride film, a silicon oxide film, a silicon nitride film, and a silicon oxide film in this order may be used as the inter-electrode insulating film 20. In addition, the inter-electrode insulating film 20 may not be formed of a stacked structure, but may be a single-layer structure of a silicon oxide film. These structures can also obtain the same effect as described above.
Further, although the silicon nitride film 31 (or silicon oxide film) is formed by anisotropic plasma treatment in the above embodiment, the silicon nitride film 31 (or silicon oxide film) may be formed by other anisotropic treatment. For example, nitrogen (or oxygen) may be introduced into the surface region of the floating gate electrode film 18 by ion implantation, and heat treatment may be performed thereafter. Also in this case, it is possible to obtain a structure similar to the structure described in the above embodiment, and obtain the same effect as described above.
In addition, in the above embodiment and modifications, the silicon oxide film(s) may contain nitrogen. Further, the silicon nitride film(s) may contain oxygen.
Although the basic shape (the shape before the inter-electrode insulating film 20 is formed) of the floating gate electrode 18 is not particularly referred to in the above embodiment, various basic shapes as illustrated in
(Embodiment 2)
A semiconductor device (nonvolatile semiconductor memory device) according to a second embodiment of the present invention is described below. The semiconductor device is applied to, for example, NAND memories.
The basic manufacturing process of the semiconductor device according to the second embodiment is the same as the process illustrated in
Details of a method of forming the inter-electrode insulating film 20 are explained with reference to cross-sectional views (cross-sectional views in the word line direction) of
First, the steps illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in FIG. .13, the silicon nitride film 42 is etched to reduce the thickness of the silicon nitride film 42. Specifically, the silicon nitride film 42 is etched by using phosphoric acid heated to about 50 to 180° C. By this etching, the thickness of the silicon nitride film 42 is reduced to about 1 to 10 nm.
Next, as illustrated in
According to memory cells of a nonvolatile semiconductor memory device obtained as described above, the floating gate electrode 18 has a lower portion 18a formed on the tunnel insulating film, and an upper portion 18b having a width smaller than that of the lower portion 18a, as illustrated in
As described above, according to the second embodiment, the upper portion 18b of the floating gate electrode 18 has a width narrower than that of the lower portion 18a. Further, the region between the upper portion 18b of the floating gate electrode 18 and the isolation insulating film 16 is filled with the inter-electrode insulating film 20. Therefore, the thickness of the inter-electrode insulating film 20 (in particular, the silicon nitride film 42) substantially increases in the vicinity of upper corner portions of the isolation insulating film 16. In other words, the thickness of the inter-electrode insulating film 20 (in particular, the silicon nitride film 42) substantially increases in the vicinity of lower corner portions of the control gate electrode 21 at which the electric field tends to concentrate. As a result, it is possible to effectively prevent increase in the leak current and decrease in the breakdown voltage of the inter-electrode insulating film 20. Therefore, it is possible to improve the charge retention characteristic, and obtain a semiconductor device having excellent property and reliability.
The above second embodiment can be variously modified as described below.
Although the inter-electrode insulating film 20 is formed of a stacked structure including the silicon nitride film 42, the metal oxide film 43, and the silicon nitride film 44 in the above second embodiment, the inter-electrode insulating film 20 may be formed of other stacked structures. Any desired combination of silicon nitride films, silicon oxide films and metal oxide films can be used as the stacked structure. For example, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. Further, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, a metal oxide film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. Furthermore, a stacked structure obtained by stacking a silicon nitride film, a silicon oxide film, a silicon nitride film, a silicon oxide film, and a silicon nitride film in this order may be used as the inter-electrode insulating film 20. In these cases, the undermost silicon nitride film contacting the floating gate electrode film 18 corresponds to the silicon nitride film 42. Further, the inter-electrode insulating film 20 may not be formed of a stacked structure, but may be formed of a single-layer structure of the silicon nitride film 42. These structures can also obtain the same effect as described above.
Further, although the silicon nitride film 42 is formed as an insulating film contacting the floating gate electrode 18 in the above embodiment, a silicon oxide film may be formed instead of the silicon nitride film 42. Also in this case, it is possible to obtain a structure similar to that illustrated in
In addition, in the above second embodiment and modifications, the silicon oxide film(s) may contain nitrogen. Further, the silicon nitride film(s) may contain oxygen.
Further, although the shape of the trenches 41 formed by etching the floating gate electrode 18 is not particularly described, various shapes as illustrated in
Therefore, it is also clear from the measurement results of
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2007-122429 | May 2007 | JP | national |