Embodiments described herein relate generally to semiconductor devices.
Semiconductor devices mounted with semiconductor memory chips are provided.
A shorter development period is desired for semiconductor devices.
A general architecture that implements the various features of the embodiments will now be described with reference to the drawings. The drawings and the associated descriptions are provided to illustrate the embodiments and not to limit the scope of the invention.
Various embodiments will be described hereinafter with reference to the accompanying drawings.
In general, according to one embodiment, a semiconductor device comprises a board, a controller, a first line, a second line, and a pad. The board comprises a first external terminal and a second external terminal. The controller is on the board. The first line extends between the first external terminal and the controller. The second line extends between the second external terminal and the controller. The pad is to be electrically connected to the second line and to be a part of a waveform adjustment circuit that makes a waveform of a signal flowing through the second line more similar to a waveform of a signal flowing through the first line.
In this specification, some components are expressed by two or more terms. Those terms are just examples. Those components may be further expressed by another or other terms. And the other components which are not expressed by two or more terms may be expressed by another or other terms.
The drawings are schematically illustrated. In the drawings, in some cases, the relationship between a thickness and planar dimensions or the scale of the thickness of each layer may be different from the actual relationship or scale. In addition, in the drawings, components may have different dimensions or scales.
As shown in
The board 11 includes a first surface 11a (e.g., an external terminal surface) and a second surface 11b (e.g., a mounting surface) positioned on the opposite side of the first surface 11a. The first surface 11a and the second surface 11b are substantially parallel to each other and each extends in an extension direction of the board 11.
As shown in
As shown in
The controller 12 controls the operation of the semiconductor chips 13. The controller 12 writes, reads, or erases data of the semiconductor chips 13 in accordance with a command, for example, from outside (e.g., the host) to manage the storage state of the semiconductor chips 13. The controller 12 is electrically connected to the second surface 11b of the board 11 through a bonding wire 23.
As shown in
As shown in
As shown in
Similarly, the second line 32 (e.g., a second wire or second signal line) extends between the second external terminal 22b and the controller 12. The second line 32 is connected to the second external terminal 22b and the controller 12 to electrically connect the second external terminal 22b and the controller 12. The second line 32 includes the wiring pattern 21b and the bonding wire 24 extending between the second external terminal 22b and the controller 12.
As shown in
As shown in
Thus, when the capacitor 34 is not mounted, a rise of the first signal S1 (e.g., a first pulse signal) is gentler than a rise of the second signal (e.g., a second pulse signal). For example, even if the second signal S2 starts the rise in the timing substantially simultaneously with or delayed from a start of rise of the first signal S1, the rise of the second signal S2 may be completed before the rise of the first signal S1 is completed.
Here, there is a state in which the controller 12 becomes capable of receiving the second signal S2 input from the second line 32 after the first signal S1 input from the first line 31 rises to a predetermined level or more in at least one piece of processing. Thus, if the rise of the first signal S1 is delayed when compared with the rise of the second signal S2, the second signal S2 may not be received by the controller 12.
Therefore, as shown in
More specifically, as shown in
When a waveform adjustment is needed, the waveform adjustment circuit 36 is added by the capacitor 34 being mounted on the pads 35a, 35b. An example of the waveform adjustment circuit 36 is configured by the pads 35a, 35b, the capacitor 34, and the wiring patterns 21c, 21d of the board 11.
The capacitor 34 is connected in parallel between the second external terminals 22b and the controller 12 via the pads 35a, 35b. The capacitor 34 makes a rise of a pulse signal flowing through the second line 32 gentler. As an example, the capacitor 34 makes the rise gentler such that the rise of the pulse signal flowing through the second line 32 is substantially simultaneous with or delayed from a rise of a pulse signal flowing through the first line 31.
Accordingly, for example, the controller 12 first checks whether the first signal S1 is input and then becomes capable of receiving the second signal S2 in at least one piece of processing. The controller 12 receives the second signal S2 in this state and performs processing based on the second signal S2.
Next, the operation of the semiconductor device 1 according to the present embodiment will be described.
In the development of the semiconductor device 1, the board is generally designed based on a simulation and then whether the actual semiconductor device 1 operates just as simulated is verified. If the semiconductor device 1 does not operate just as simulated, the board needs to be re-designed.
At the signal speed of the semiconductor device 1 in the past, a certain timing margin can be ensured and thus, a simulation in the stage of board design and an operation of the actual semiconductor device 1 frequently match and there are not many cases when the board needs to be re-designed.
For the semiconductor device 1 in the future, however, with the increasing speed and larger capacities, a further speedup (e.g., input/output by a sharper pulse signal) of a signal flowing through the board 11 is desired. If the signal is made still faster, it is no longer easy to ensure timing margins and it becomes difficult to synchronize the timing of, for example, a plurality of signals. Thus, a case when a simulation in the stage of board design and an operation of the actual semiconductor device 1 do not match may arise and cases when the board needs to be re-designed are expected to increase. Re-designing the board makes it difficult to shorten the development period.
Thus, the semiconductor device 1 according to the present embodiment has the pads 35a, 35b to be a part of the waveform adjustment circuit 36 provided on the board 11 in advance. Then, when the semiconductor device 1 does not operate as designed due to, for example, signal timing shifts, the waveform adjustment circuit 36 can be added by mounting an additional component (e.g., the capacitor 34) on the pads 35a, 35b. By providing the waveform adjustment circuit 36, the timing of the signal S2 flowing through the second line 32 can be adjusted and the semiconductor device 1 can be caused to operate as designed.
That is, according to the semiconductor device 1 in the present embodiment, even if a simulation in the stage of board design and an operation of the actual semiconductor device 1 do not match, the semiconductor device 1 can be made to operate as expected by adding the capacitor 34 to make a timing adjustment of a signal without re-designing the board. Accordingly, the development period of the semiconductor device 1 can be shortened.
In the present embodiment, the capacitor 34 that makes a rise of a pulse signal flowing through the second line 32 gentler can be mounted on the pads 35a, 35b. According to such a configuration, problems caused by the rise timing of a pulse signal can be adjusted.
In the present embodiment, the capacitor 34 makes the rise gentler such that the rise of the pulse signal flowing through the second line 32 is substantially simultaneous with or delayed from a rise of a pulse signal flowing through the first line 31. According to such a configuration, if the first signal S1 is weakened, problems caused by the rise timing of a pulse signal can be adjusted by delaying the rise of the second signal S2.
In the present embodiment, the controller 12 becomes capable of receiving the second signal S2 after the first signal S1 rises to a predetermined level or more in at least one piece of processing. According to the configuration in the present embodiment, the second signal S2 can be made receivable also in the processing of the controller 12 as described above by, for example, completing the rise of the second signal S2 after the first signal S1 rises to a predetermined level or more.
Incidentally, the structure of the present embodiment is not limited to shifts of waveform timing based on a difference of lengths between the first line 31 and the second line 32 and may also be applied to resolve shifts of waveform timing due to insufficient margins resulting from other design causes or parameter changes (so-called mask changes of NAND) of products. The structure according to the present embodiment and the second and third embodiments described later is particularly effective in a semiconductor device in which high-speed performance of, for example, UHS-1, UHS-2, or class 10 or higher is realized.
Next, a semiconductor device 1 according to the second embodiment will be described with reference to
As shown in
The first semiconductor chips 13a are put on the second surface 11b of the board 11. The first semiconductor chips 13a include the semiconductor chip 13 closest to the board 11 among the plurality of semiconductor chips 13, for example. In the present embodiment, the semiconductor chips 13 include, for example, the three first semiconductor chips 13a. The second semiconductor chip 13b is put on the first semiconductor chip 13a from the opposite side of the board 11. The second semiconductor chip 13b is the semiconductor chip 13 to which a second line 32 described later is connected. In the present embodiment, the second semiconductor chip 13b is positioned in the top layer of the plurality of semiconductor chips 13. However, the second semiconductor chip is not limited to the semiconductor chip 13 positioned in the top layer.
As shown in
As shown in
As shown in
As shown in
As shown in
That is, when the capacitor 34 is not mounted, a rise of the first signal S1 (e.g., a first pulse signal) is gentler than a rise of the second signal (e.g., a second pulse signal). Therefore, even if the second signal S2 starts a rise in the timing substantially simultaneously with or delayed from a start of rise of the first signal S1, the rise of the second signal S2 may be completed in the timing before the rise of the first signal S1 is completed.
The board 11 in the present embodiment includes, like in the first embodiment, pads 35a, 35b. The pads 35a, 35b are to be electrically connected to the second line 32 and to be a part of a waveform adjustment circuit 36 that makes a waveform of the signal S2 flowing through the second line 32 more similar to a waveform of the signal S1 flowing through the first line 31.
As shown in
The capacitor 34 is connected in parallel between the controller 12 and the second semiconductor chip 13b via the pads 35a, 35b. The capacitor 34 makes the rise of a pulse signal flowing through the second line 32 gentler. That is, the capacitor 34 makes a rise gentler such that the rise of the pulse signal flowing through the second line 32 is substantially simultaneous with or delayed from a rise of a pulse signal flowing through the first line 31.
When the first signal S1 and the second signal S2 are sent from the controller 12 to the second semiconductor chip 13b, the second semiconductor chip 13b becomes capable of receiving a pulse signal input from the second line 32 after a pulse signal input from the first line 31 rises to a predetermined level or more in at least one piece of processing.
In the present embodiment, the rise timing of the second signal S2 is adjusted by the waveform adjustment circuit 36. Thus, the second semiconductor chip 13b first checks whether the first signal S1 is input and then becomes capable of receiving the second signal S2. The second semiconductor chip 13b receives the second signal S2 in this state and performs processing based on the second signal S2.
Similarly, when the first signal S1 and the second signal S2 are sent from the second semiconductor chip 13b to the controller 12, the controller 12 becomes capable, of receiving a pulse signal input from the second line 32 after a pulse signal input from the first line 31 rises to a predetermined level or more in at least one piece of processing. In the present embodiment, the rise timing of the second signal S2 is adjusted by the waveform adjustment circuit 36. Thus, the controller 12 first checks whether the first signal S1 is input and then becomes capable of receiving the second signal S2. The controller 12 receives the second signal S2 in this state and performs processing based on the second signal S2.
Next, the operation of the semiconductor device 1 according to the present embodiment will be described.
The semiconductor device 1 according to the present embodiment has, like in the first embodiment, the pads 35a, 35b to be a part of the waveform adjustment circuit 36 provided on the board 11 in advance. Then, when the semiconductor device 1 does not operate as designed due to signal timing shifts or the like, the waveform adjustment circuit 36 can be added by mounting an additional component (e.g., the capacitor 34) on the pads 35a, 35b. By providing the waveform adjustment circuit 36, the timing of the signal S2 flowing through the second line 32 can be adjusted and the semiconductor device 1 can be caused to operate as designed.
In the present embodiment, the second semiconductor chip 13b and/or controller 12 becomes capable of receiving the second signal S2 after the first signal S1 rises to a predetermined level or more in at least one piece of processing. According to the configuration in the present embodiment, the second signal S2 can be made receivable also in the processing of the second semiconductor chip 13b and/or controller 12 as described above by, for example, completing the rise of the second signal S2 after the first signal S1 rises to a predetermined level or more.
A signal flowing through the first line 31 is more weakened with an increasing number of layers of the first semiconductor chips 13a. Therefore, the structure according to the present embodiment is particularly effective in the semiconductor device 1 having a laminated structure of the semiconductor chip 13 of, for example, four layers or more.
Next, a semiconductor device 1 according to the third embodiment will be described with reference to
As shown in
As shown in
As shown in
The board 11 in the present embodiment includes, like in the second embodiment, pads 35a, 35b. The pads 35a, 35b are to be electrically connected to the second line 32 and to be a part of a waveform adjustment circuit 36 that makes a waveform of the signal S2 flowing through the second line 32 more similar to a waveform of the signal S1 flowing through the first line 31.
As shown in
When a waveform adjustment is needed, the waveform adjustment circuit 36 is added by the resistor 41 being mounted on the pads 35a, 35b. An example of the waveform adjustment circuit 36 is configured by the pads 35a, 35b and the resistor 41.
The resistor 41 is connected in series between the controller 12 and the second semiconductor chip 13b via the pads 35a, 35b. The resistor 41 makes an amplitude of a pulse signal (i.e., the second signal S2) flowing through the second line 32 smaller.
Next, the operation of the semiconductor device 1 according to the present embodiment will be described.
The semiconductor device 1 according to the present embodiment has, like in the first embodiment, the pads 35a, 35b provided on the board 11 in advance. Then, when the semiconductor device 1 does not operate as designed due to, for example, a significant difference of amplitudes of a plurality of signals, the waveform adjustment circuit 36 can be added by mounting an additional component (e.g., the resistor 41) on the pads 35a, 35b. By providing the waveform adjustment circuit 36, the amplitude of the signal S2 flowing through the second line 32 can be adjusted and the semiconductor device 1 can be caused to operate as designed.
In the configuration of the first embodiment, the resistor 41 may be connected in series between a second external terminal 22b and the controller 12 in place of the capacitor 34 or in addition to the capacitor 34. According to such a configuration, the amplitude of a signal flowing through the second line 32 can be made smaller.
In the foregoing, the first to third embodiments have been described, but the present invention is not limited to the above embodiments. Elements in each embodiment can be implemented by appropriate alterations, substitutions, or combinations.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
This application claims the benefit of U.S. Provisional Application No. 61/865,406, filed Aug. 13, 2013, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
61865406 | Aug 2013 | US |