Semiconductor Device

Abstract
To provide a high-withstand-voltage lateral semiconductor device in which ON-resistance or drain current density is uniform at an end portion and a center portion of the device in a gate width direction. A lateral N-type MOS transistor 11 formed on an SOI substrate includes a trench isolation structure 10b filled with an insulating film at an end portion of the transistor. An anode region 6 of a diode 12 is provided adjacent to a P-type body region 1 of the transistor through the trench isolation structure 10b and a cathode region 15 of the diode 12 is also provided adjacent to an N-type drain-drift region 4 of the transistor through the trench isolation structure 10b so as to cause electric field to be applied to the trench isolation structure 10b to be zero when a voltage is applied across the transistor.
Description
TECHNICAL FIELD

The present invention relates to a semiconductor device, and relates to a lateral semiconductor device formed on a semiconductor substrate.


BACKGROUND ART

In a high-withstand-voltage lateral transistor, improvement of a layout for a plane-shaped device end portion has been conventionally performed in order to improve an ON-withstand voltage of the transistor. Here, two examples will be given and described below based on plane layout drawings in FIGS. 7 and 8.


According to a first conventional example, as illustrated in FIG. 7, a P-type body region 1 envelops an N+ drain region 5 and an N-type drain-drift region 4 in a lateral NMOS transistor. A gate electrode 3 is formed so as to overlap with an end portion of the P-type body region 1. Furthermore, a semicircular and plane-shaped end portion of the P-type body region 1 has a part at which the date electrode 3 and an N+ source region 2 are not adjacent to each other. With this structure, since an end portion of the device has no source region 2, current density can be reduced at an end portion of the drain region 5, and thus a problem that the drain current density increases at the end portion and a Kirk effect degrades an ON-withstand voltage, can be solved.


According to a second conventional example, as illustrated in FIG. 8, an N+ drain region 5 and an N-type drain-drift region 4 envelop an N+ source region 2 and a P-type body region 1 in a lateral NMOS transistor. A gate electrode 3 is formed so as to overlap with an end portion of the P-type body region 1. Furthermore, a semicircular and plane-shaped end of the P-type body region 1 has a part at which the gate electrode 3 and the N+ source region 2 are not adjacent to each other. This structure includes the N+ drain region provided on the outer circumference with respect to the N+ source region. in comparison to the conventional example 1. Thus, the radius of curvature of the drain-drift region increases and drain. current density at a further end portion can be reduced. Accordingly, improvement of an ON-withstand voltage can be further expected in comparison to the first conventional example.


CITATION LIST
Patent Literatures

Patent Literature 1: JP 3473460 B2


Patent Literature 2: JP 2007-96143 A


SUMMARY OF INVENTION
Technical Problem

However although the ON-withstand voltage can be improved, each of the transistors according to the conventional examples has the following problems.


First, ON-resistance or a drain current characteristic at the end portion of the transistor is different from ON-resistance or a drain current characteristic at the center portion, respectively. Each case of the structures according to the conventional examples includes the N+ drain region 5 and the N-type drain region 4 also formed at the end portion and includes no N+ source region 2 provided at the end portion. Accordingly, drain resistance determined based on diffusion resistance of the N-type drain-drift region and diffusion resistance of the N+ drain region, becomes smaller at the end portion than at the center portion. As a result, the reciprocal of ON-resistance Ron or a drain current Ids does not become linear with respect to a gate width Wg, has an offset ΔWg, and is expressed by the following expression.







1
Ron


Ids



W
g

+

Δ






W
g







Accordingly, a ratio of the offset ΔWg occupying increases in a transistor having a small gate width Wg. Accordingly, for example, in a case where the transistor is used in a current detecting (sense) circuit, a sense ratio deviates from a ratio of the gate width Wg of the transistor due to this offset. Due to the influence of the offset, a transistor having large ON-resistance and a small drain current cannot be achieved. Thus, it is difficult to constitute a current detecting circuit having a large sense ratio.


Secondly, a variation of the ON-resistance at the end portion due to a variation in temperature is different from a variation at the center portion. The ON-resistance of the high-withstand-voltage lateral MOS transistor is mainly given by the sum of channel resistance RCH and drain-drift resistance RDRIFT, and is given by the following expression.






Ron(Tj)=RCH(Tj)+RDRIFT(Tj)


Here, the channel resistance RCH and the drain-drift resistance RDRIFT each have temperature Tj dependence. However, a temperature coefficient of the channel resistance RCH and a temperature coefficient of the drain-drift resistance RDRIFT are different from each other. As described above, since the drain-drift resistance RDRIFT becomes smaller at the device end portion than at the center portion, a ratio of the drain-drift resistance occupying in the ON-resistance varies depending on the gate width Wg. As a result, a problem that temperature dependence of the ON-resistance varies depending on the gate width Wg of the transistor, occurs.


Meanwhile, in a case where the transistor is used in a current detecting (sense) circuit, a sense ratio is given by a current amount ratio between the sense circuit and a primary (main) circuit, namely, an inverse ratio of the ON-resistance, and is given by the following expression.







Sense






Ratio


(
Tj
)



=




Ids
Main



(
Tj
)




Ids
Sence



(
Tj
)



=



Ron
Sence



(
Tj
)




Ron
Main



(
Tj
)








Accordingly, in a case where transistors each having a different gate width are used in a sense circuit and a main circuit, since the temperature coefficients of the pieces of ON-resistance or drain currents of the transistors, are different from each other, a problem that a sense ratio varies depending on temperature, occurs.


The present invention provides a lateral semiconductor device having a high-withstand-voltage lateral MOS transistor structure capable of improving the above two problems.


Solution to Problem

An object of the present invention is to equalize an ON-resistance characteristic or a drain current characteristic at a device end portion with that at a device center portion in a high-withstand-voltage lateral device. Accordingly, the current characteristic of the device can be made to be linear with respect to a width of the device, and the problems that have been described above can be solved.


A lateral MOS transistor according to the present invention, includes: a first conductive body region formed in the semiconductor substrate layer; a second conductive drain-drift region adjacent to or apart from, and entirely enveloping the body region; a second conductive drain region in contact with the drain-drift region; a second conductive source region formed in the body region; an insulating film covering an upper side of the drain-drift region from an end of the source region; a gate electrode covering the upper side of the drain-drift region from an upper end of the source region through the insulating film; trench isolation structure provided and including an insulating film adjacent to an end portion of the body region and an end portion of the drain-drift region; and a diode including: a first conductive anode region adjacent to the trench isolation structure; a second conductive cathode region adjacent to the trench isolation structure; an insulating film covering an upper side of the cathode region from an end of the anode region; and a diode field plate electrode covering the upper side of the cathode region from an upper side of the anode region through the insulating film. The anode region and the cathode region of the diode have impurity profiles equal to those of the body region and the drain region, respectively. In addition, a distance between a diffusion region coupling the anode region and a diffusion region coupling the cathode region; is equal to a distance between the source region and the drain region at least at a portion in contact with the trench. The anode region is electrically coupled to the body region at the same electric potential through a wiring layer. The cathode region is electrically coupled to the drain region through a wiring layer. The gate electrode is electrically coupled to the diode field plate electrode.


Another lateral MOS transistor according to the present invention, is a lateral semiconductor device formed on a semiconductor substrate, and includes: a first conductive body region formed in the semiconductor substrate layer; a second conductive drain-drift region adjacent to or apart from, and entirely enveloping the body region; a second conductive drain region in contact with the drain-drift region; a second conductive source region formed in the body region; an insulating film covering an upper side of the drain-drift region from an end of the source region; a gate electrode covering the upper side of the drain-drift region from an upper end of the source region through the insulating film; a trench isolation structure provided and including an insulating film adjacent to an end portion of the body region and an end portion of the drain-drift region; and a dummy MOS transistor including: a first conductive second body region adjacent to the trench isolation structure; a second conductive second drain-drift region adjacent to the trench isolation structure; a second conductive second drain region in contact with the drain-drift region; a second conductive second source region formed in the body region; a second insulating film covering an upper side of the second drain-drift region from an end of the second source region; and a second gate electrode covering the upper side of the second drain-drift region from an upper side of the second source region through the second insulating film. The second body region and the second drain-drift region of the dummy MOS transistor have impurity profiles equal to those of the body region and the drain-drift region of the MOS transistor, respectively. In addition, a distance between the second source region and the second drain region of the dummy MOS transistor is equal to a distance between the source region and the drain region of the MOS transistor at least at a portion in contact with the trench isolation structure. A source electrode and a drain electrode of the dummy MOS transistor are electrically coupled to a source electrode and a drain electrode of a MOS transistor through a wiring layer, respectively. In addition, a gate electrode of the dummy MOS transistor is electrically coupled to a source electrode.


Advantageous Effects of Invention

According to the present invention, in a high-withstand-voltage lateral semiconductor device, a trench isolation structure is provided at an end portion of a body region and an end portion of a drain-drift region at a device end portion. In addition, a diode is formed adjacent to the trench isolation structure. Furthermore, the diode and a MOS transistor adjacent to the trench isolation structure have the same structure, such as an impurity profile and a size. In addition, terminals between the diode and the MOS transistor are electrically coupled. Accordingly, pieces of electric field potential of semiconductor regions in a case where a voltage is applied across individual terminals of the device, can be equal to each other through the trench isolation structure. In other words, a voltage to be applied to the trench isolation structure can be made to be zero. Accordingly, the pieces of electric field potential at the device end portion are prevented from being influenced by the trench isolation structure, and an OFF-withstand voltage does rot degrade. Since a drain-drift region at an end portion that cannot be separated in a conventional structure, can be omitted, a drain current characteristic at the end portion can be made to be equal to that at a center portion. As a result, linearity of ON-resistance or a drain current of the transistor with respect to a gate width, can be improved.


Since the drain current characteristic at the end portion can be made to be equal to that at the center portion, temperature characteristic of the ON-resistance can be made to be constant regardless of the gate width. As a result, a variation of a sense ratio in temperature can be eliminated in a current detecting (sense) circuit having a gate width different from that of a primary (main) circuit.


Since drain, current density at the device end portion can be made to be equal to that at the center portion, it is effective for a conventional problem that drain current density at an end portion becomes larger than that at a center portion and an voltage degrades.





BRIEF DESCRIPTION OF DRAWINGS

[FIG. 1] FIG. 1 is a plan view of a main portion of a high-withstand-voltage NMOS transistor according to a first embodiment of the present invention.


[FIG. 2(a)] FIG. 2(a) is a longitudinal sectional view of a region taken along line A-A′ of FIG. 1.


[PIG. 2(b)] FIG. 2(b) is a longitudinal sectional view of a region taken along line B-B′ of FIG. 1.


[FIG. 2(C)] FIG. 2(C) is a longitudinal sectional view of a region taken along line C-C′ of FIG. 1.


[FIG. 3] FIG. 3 is a plan view of a main portion of a high-withstand-voltage NMOS transistor according to a second embodiment of the present invention.


[FIG. 4] FIG. 4 is a plan view of a main portion of a high-withstand-voltage NMOS transistor according to a third embodiment of the present invention.


[FIG. 5] FIG. 5 is a plan view of a main portion of a high-withstand-voltage NMOS transistor according to a fourth embodiment of the present invention.


[FIG. 6(a)] FIG. 6(a) is a longitudinal sectional view of a region taken along line A-A′ of FIG. 5.


[FIG. 6(b)] FIG. 6(b) is a longitudinal sectional view of a region taken along line B-B′ of FIG. 5.


[FIG. 6(c)] FIG. 6(c) is a longitudinal sectional view of a region taken along line C-C′ of FIG. 5.


[FIG. 7] FIG. 7 is a plan view of a main portion of a first conventional high-withstand-voltage NMOS transistor.


[FIG. 8] FIG. 8 is a plan view of a main portion of a second conventional nigh-withstand-voltage NMOS transistor.





DESCRIPTION OF EMBODIMENTS

Embodiments of the present invention will be described below based on the drawings. Note that, although a semiconductor device has been formed on a silicon on insulator (SOI) substrate in the present embodiments, the semiconductor device may be formed on an Si substrate. In addition, although a case of an NMOS transistor has been described in the present embodiments, a PMOS transistor may be applied.


First Embodiment

A first embodiment of the present invention will be described based on FIGS. 1 and 2. FIG. 1 is a plan view for describing the first embodiment. FIGS. 2(a), 2(b), and 2(c) are cross-sectional views taken along line A-A′, line B-B′, and line C-C′ of FIG. 1, respectively.


As illustrated in FIGS. 1 and 2, a MOS transistor region 11, a trench isolation structure 10b, and a diode region 12 are provided on an SOI substrate including a buried oxide film 16 and a semiconductor layer 17. The MOS transistor region 11 includes: a P-type body region 1; an N-type drain-drift region 4 adjacent to the P-type body region 1; an N+ drain region 5 in contact with the N-type drain-drift region 4; a source region 2 formed in the P-type body region; an insulating film 13 covering the upper side of the drain-drift region 4 from an end of the source region 2; and a gate electrode 3 covering the upper side of the drain-drift region 4 from the upper end of the source region 2 through the insulating film 13. The trench isolation structure 10b includes an insulating film adjacent to an end portion of the P-type body region 1 and an end portion of the drain-drift region 4. The diode region 12 includes: a P-type anode region 6 adjacent to the trench isolation structure 10b; an N-type cathode region 8 adjacent to the trench isolation structure 10b; the insulating film 13 covering the upper side of the N-type cathode region 8 from an end of the P-type anode region 6; a diode field plate electrode 7 covering the upper side of the N-type cathode region 8 from the upper side of the P-type anode region 6 through the insulating film 13. A cross-sectional structure of the MOS transistor region illustrated in FIG. 2(b) and a cross-sectional structure of the diode region illustrated in FIG. 2(c) are identical to each other at least at a portion in contact with the trench isolation structure 10b except the N-type source region 2, a P+ body contact diffusion region 15, and a P+ anode contact diffusion region 15. The N+ drain region 5 and an N+ cathode contact diffusion region 9 are electrically coupled to each other through a wiring layer. The P+ body contact diffusion region 15 and the P+ anode contact diffusion region 14 are electrically coupled to each other through a wiring layer. The gate electrode 3 is electrically coupled to the diode field plate electrode 7 through a wiring layer. The wiring layers are not illustrated in the figures. Accordingly, when a voltage is applied across the MOS transistor 11, pieces of electric field potential in the P-type body region 1 and the N-type drain-drift region 4 can be identical to pieces of electric field potential in the P-type anode region 6 and the N-type cathode region 8 of the diode 12, at least at a portion in proximity to the trench isolation structure 10b. Thus, electric field intensity to be applied to the trench isolation structure 10b becomes zero. Accordingly, electric field potential at an end portion of the MOS transistor 11 in proximity to the trench isolation structure 10b is not influenced by the trench isolation structure and becomes identical to electric field potential at a portion other than the end portion of the MOS transistor 11. As a result, a drain current characteristic at the end portion of the transistor becomes equal to a drain current characteristic at a portion other than the end portion. An ON-withstand voltage and an OFF-withstand voltage are prevented from degrading at the end portion of the MOS transistor 11.


Second Embodiment

A second embodiment of the present invention will be described based on FIG. 3A point different from the configuration in FIG. 1 is that while the gate electrode 3 of the MOS transistor 11 is coupled to drain field plate electrode 7 of the diode 12 through the wiring layer in FIG. 1, a gate electrode 3 is directly coupled to a drain field plate electrode in FIG. 3. Accordingly, an effect similar to the effect that has been described in the first embodiment, is acquired.


Third Embodiment

A third embodiment of the present invention will be described based on FIG. 4. A point different from the configuration in FIG. 3 is that a gate electrode 3 and an N-type source region 2 are provided around an N+ drain region 5 and an N-type drain-drift region 4 in a MOS transistor 11 and, in response to that, a P+ anode contact diffusion region is provided around an N-type cathode region 8 of a diode 12. Accordingly, as described in the first embodiment, electric field intensity to be applied to the trench isolation structure 10b becomes zero when a voltage is applied across the transistor, and a similar effect can be acquired.


Fourth Embodiment

A fourth embodiment of the present invention will be described based on FIGS. 5 and 6. A point different from the configuration in FIG. 1 is that a dummy MOS transistor 18 is provided adjacent to a trench isolation structure 10b instead of the diode 12. A cross-sectional structure of a MOS transistor 11 in FIG. 6(b) and a cross-sectional structure of the dummy MOS transistor 18 in FIG. 6(c) are identical to each other at least at a portion in proximity to the trench isolation structure 10b. An N+ drain region 5 and an N+ drain region 22 of the dummy MOS transistor 18 are electrically coupled to each other through a wiring layer. A P+ body contact diffusion region 15, a P+ body contact diffusion region 24 of the dummy MOS transistor 18, and a gate electrode 20 of the dummy MOS transistor 18 are electrically coupled to each other through a wiring layer. The wiring layers are not illustrated. Accordingly, when a voltage is applied across the MOS transistor 11, pieces of electric field potential in a P-type body region 1 and an N-type drain-drift region 4 can be identical to pieces of electric field potential in the dummy MOS transistor, at least at a portion in proximity to the trench isolation structure 10b. Thus, electric field intensity to be applied to the trench isolation structure 10b becomes zero. Accordingly, the effect that has been described in the first embodiment, is acquired.


REFERENCE SIGNS LIST




  • 1 P-type body region


  • 2 N-type source region


  • 3 gate electrode


  • 4 N-type drain-drift region


  • 5 N-type drain region


  • 6 P-type anode region


  • 7 diode field plate region


  • 8 N-type cathode region


  • 9 N+ cathode contact diffusion region


  • 10
    a trench isolation structure to be insulated from external substrate


  • 10
    b trench isolation structure separating MOS transistor from diode


  • 11 MOS transistor region


  • 12 diode region


  • 13 insulating film


  • 14 P+ anode contact diffusion region


  • 15 P+ body contact diffusion region


  • 16 buried oxide film


  • 17 semiconductor layer


  • 18 dummy MOS transistor region


  • 19 P-type body region of dummy MOS transistor


  • 20 gate electrode of dummy MOS transistor


  • 21 N-type drain region of dummy MOS transistor


  • 22 N+ drain region of dummy MOS transistor


  • 23 gate oxide film of dummy MOS transistor


  • 24 P+ body contact diffusion region of dummy MOS transistor


  • 25 N+ source region of dummy MOS transistor


  • 26 P+ diffusion region


Claims
  • 1.-10. (canceled)
  • 11. A lateral semiconductor device formed on a semiconductor substrate and used for a sense circuit for current detection, comprising: a first conductive first region formed in the semiconductor substrate layer;a second conductive first region adjacent to or apart from, and enveloping the first conductive region; anda trench isolation structure film adjacent to an end portion of the first conductive first region and the second conductive first region, and including an insulating film.
  • 12. The lateral semiconductor device according to claim 11, further comprising: a first conductive second region adjacent to the trench isolation structure;a second conductive second region adjacent to the trench isolation structure;wherein the first conductive first region and second region each have the same impurity profile and the same region width at least at a region adjacent to the trench isolation structure,the second conductive first region and second region each have the same impurity profile and the same region width at least at a region adjacent to the trench isolation structure, andthe first conductive first region and the second conductive first region are regions included in a transistor.
  • 13. The lateral semiconductor device according to claim 12, wherein the anode region and the body region each have the same impurity profile,the cathode region and the drain region each have the same impurity profile,a distance between the source region and the drain region and a distance between a diffusion region coupling the anode region and a diffusion region coupling the cathode region, are equal to each other at least at a portion in proximity to the trench isolation structure, anda distance of the gate electrode extending from the end of the source region to the upper side of the drain-drift region and a distance of a diode field plate electrode extending from an upper side of the anode region to the upper side of the cathode region, are equal to each other at least at a portion in proximity to the trench isolation structure.
  • 14. The lateral semiconductor device according to claim 12, wherein the anode region is electrically coupled to the body region through a wiring layer,the cathode region is electrically coupled to the drain region through a wiring layer, andthe gate electrode is electrically coupled to the diode field plate electrode.
  • 15. The lateral semiconductor device according to claim 12, wherein the diode is formed so as to cause electric field intensity to be applied to the trench isolation structure to be zero when a voltage is applied across terminals of the lateral semiconductor device.
  • 16. The lateral semiconductor device according to claim 11, the lateral semiconductor device being formed on the semiconductor substrate, further comprising: a first conductive body region formed in the semiconductor substrate layer;a second conductive drain-drift region adjacent to or apart from, and entirely enveloping the body region;a second conductive drain region in contact with the drain-drift region;a second conductive source region formed in the body region;an insulating film covering an upper side of the drain-drift region from an end of the source region;a gate electrode covering the upper side of the drain-drift region from an upper end of the source region through the insulating film;a trench isolation structure provided and including an insulating film adjacent to an end portion of the body region and an end portion of the drain-drift region; anda dummy MOS transistor including:a first conductive second body region adjacent to the trench isolation structure;a second conductive second drain-drift region adjacent to the trench isolation structure;a second conductive second drain region in contact with the drain-drift region;a second conductive second source region formed in the body region;a second insulating film covering an upper side of the second drain-drift region from an end of the second source region; anda second gate electrode covering the upper side of the second drain-drift region from an upper side of the second source region through the second insulating film.
  • 17. The lateral semiconductor device according to claim 16, wherein the body region and the second body region each have the same impurity profile,the drain-drift region and the second drain-drift region each have the same impurity profile,a distance between the source region and the drain region and a distance between the second source region and the second drain region, are equal to each other at least at a portion in proximity to the trench isolation structure.
  • 18. The lateral semiconductor device according to claim 16, wherein the second body region is electrically coupled to the body region through a wiring layer,the second drain region is electrically coupled to the drain region through a wiring layer, andthe second gate electrode is electrically coupled to the second source electrode.
  • 19. The lateral semiconductor device according to claim 16, wherein the dummy MOS transistor is formed so as to cause electric field intensity to be applied to the trench isolation structure to be zero when voltage is applied across terminals of the lateral semiconductor device.
  • 20. The lateral semiconductor device according to claim 11, the lateral semiconductor device being mounted on a current detecting (sense) circuit.
Priority Claims (1)
Number Date Country Kind
2013-233622 Nov 2013 JP national
PCT Information
Filing Document Filing Date Country Kind
PCT/JP2014/078012 10/22/2014 WO 00