Claims
- 1. A semiconductor device comprising:
- a substrate;
- a memory device formed in said substrate, said memory device including a timing signal generator;
- a gate array formed in said substrate;
- a first wiring formed on said substrate, said first wiring connecting said gate array to said memory device;
- a P+ type well formed in said substrate below said first wiring between said gate array and said memory device;
- an N+ type well formed in said substrate below said first wiring between said gate array and said memory device;
- a P++ type layer having a first voltage Vss applied thereto, and formed inside said P+ type well, said first voltage fixing a first potential of said P+ type well; and
- an N++ type layer having a second voltage V.sub.cc applied thereto, and formed inside said N+ type well, said second voltage fixing a second potential of said N+ type well different from the first potential of said P+ type well.
- 2. The semiconductor device according to claim 1 in which said P type and N type layers surround said memory device.
- 3. The semiconductor device according to claim 1, further including power source terminals, and said P type and N type layers are connected to said power source terminals by a second wiring, said second wiring being separate from said first wiring.
- 4. The semiconductor device according to claim 1, in which said first wiring extends between said memory device and said logic circuit in a parallel relation to the logic circuit.
- 5. The semiconductor device according to claim 1, in which said memory comprises of a dynamic random access memory.
- 6. The semiconductor device according to claim 1, further including an insulator disposed between said substrate and said first wiring.
- 7. The semiconductor device according to claim 1, wherein said first wiring includes at least a first group and a second group of wirings, and a first insulator disposed between said first group and said second groups of wirings.
- 8. The semiconductor device according to claim 7, further including a second insulator between said substrate and said first groups of wirings.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-32029 |
Feb 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/309,571, filed Feb. 13, 1989, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0237425 |
Sep 1987 |
EPX |
52-38890 |
Mar 1977 |
JPX |
57-104249 |
Jun 1982 |
JPX |
59-193045 |
Nov 1984 |
JPX |
61-283158 |
Dec 1986 |
JPX |
62-58668 |
Dec 1987 |
JPX |
62-287643 |
Dec 1987 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
309571 |
Feb 1989 |
|