The present invention relates to a semiconductor device including a rewiring layer on a semiconductor substrate with a functional element formed.
An ESD (Electro-Static-Discharge) protection device as a type of semiconductor devices. The ESD protection device protects semiconductor ICs, etc. from static electricity, etc. Various electronic devices including mobile communication terminals, digital cameras, and laptop PCs are provided with semiconductor integrated circuits constituting logic circuits, memory circuits, etc. Such semiconductor integrated circuits are low-voltage drive circuits composed of micro wiring patterns formed on semiconductor substrates, and thus generally fragile against electrostatic discharge such as surge. Therefore, ESD protection devices are used for protecting such semiconductor integrated circuits from surge.
When an ESD protection device is provided in a high-frequency circuit, there is the problem of being affected by parasitic capacitance of a diode. More specifically, the insertion of the ESD device into the signal line shifts impedance under the influence of the parasitic capacitance of the diode, and as a result, loss of signal may be caused. In particular, ESD protection devices for use in high-frequency circuits are required to be low in parasitic capacitance, in order not to decrease high-frequency characteristics of signal lines connected or integrated circuits to be protected. Thus, Patent Document 1 discloses an ESD protection device with circuit characteristic degradation suppressed by reducing the influence of the parasitic capacitance of a diode.
Patent Document 1: WO 2012/023394 A.
In Patent Document 1, on a surface of a semiconductor substrate with an ESD protection circuit, an inorganic insulating layer of SiO2 is provided as a protection film, and the inorganic insulating layer is provided with an in-plane wiring of Cu. For this reason, Patent Document 1 has problems such as failure to prevent the capacitance of the ESD protection device itself from being increased, due to the fact that it is not possible to suppress the parasitic capacitance generated between the in-plane wiring and the semiconductor substrate even when it is possible to reduce the influence of parasitic capacitance of the diode. Furthermore, the generation of parasitic capacitance puts a limit on the high-frequency band, and also has problems such as losing the ability to use the ESD protection circuit in the high-frequency band.
Therefore, an object of the present invention is to provide a semiconductor device which is able to reduce the generation of parasitic capacitance, and able to be applied up to a higher frequency band.
The semiconductor device according to the present invention includes: a semiconductor substrate with a functional element formed; and a rewiring layer including a first wiring electrode and a second wiring electrode opposed to the surface of the semiconductor substrate, a first contact hole that electrically connects the functional element and a part of the first wiring electrode, and a second contact hole that electrically connects the functional element and a part of the second wiring electrode, and characteristically, the functional element has: a first input/output electrode formed on the surface, and electrically connected to the first wiring electrode through the first contact hole; a second input/output electrode formed on the surface, and electrically connected to the second wiring electrode through the second contact hole; an intermediate wiring electrode formed on the surface, and isolated from the first input/output electrode and the second input/output electrode; a first diode forming region formed between the first input/output electrode and the intermediate wiring electrode; and a second diode forming region formed between the second input/output electrode and the intermediate wiring electrode, the first wiring electrode has no overlap with the second diode forming region in planar view, and the second wiring electrode has no overlap with the first diode forming region in planar view.
In this configuration, the generation of unnecessary parasitic capacitance can be prevented between the first wiring electrode and the second diode forming region, and between the second wiring electrode and the first diode forming region. The reduced parasitic capacitance can achieve application up to a higher frequency band
The functional element is an ESD protection circuit, and the first wiring electrode and the second wiring electrode preferably serve as a current path for ESD current.
As a result, the suppressed generation of parasitic capacitance can reduce the shift in impedance for high-frequency circuits that are ESD protection devices, and loss of signal can be reduced for the high-frequency circuits.
Preferably, the first diode forming region is provided with a first comb-shaped electrode electrically connected to the first input/output electrode and a second comb-shaped electrode electrically connected to the intermediate wiring electrode, whereas the second diode forming region is provided with a third comb-shaped electrode electrically connected to the intermediate wiring electrode and a fourth comb-shaped electrode electrically connected to the second input/output electrode.
This configuration can constitute diodes that are low in ESL and high in ampacity in a limited occupied area.
Preferably, the intermediate wiring electrode has: a pair of first intermediate wiring electrode and second intermediate wiring electrode provided to be opposed in a first direction that is a longitudinal direction; and a third intermediate wiring electrode provided in a second direction orthogonal to the first direction, which electrically connects the first intermediate wiring electrode and the second intermediate wiring electrode, the first input/output electrode and the second input/output electrode are provided in regions surrounded by the first intermediate wiring electrode and the second intermediate wiring electrode as well as the third intermediate wiring electrode, and provided to be opposed with the third intermediate wiring electrode interposed therebetween, the first diode forming region is formed between the first input/output electrode and the first intermediate wiring electrode, the second diode forming region is formed between the second input/output electrode and the second intermediate wiring electrode, the first wiring electrode is shaped to be opposed to the first intermediate wiring electrode, the region between the first intermediate wiring electrode and the second input/output electrode, and the second input/output electrode, and the second wiring electrode is shaped to be opposed to the second intermediate wiring electrode, the region between the second intermediate wiring electrode and the first input/output electrode, and the first input/output electrode.
As a result, the suppressed generation of parasitic capacitance can reduce the shift in impedance for high-frequency circuits that are ESD protection devices, and loss of signal can be reduced for the high-frequency circuits.
According to the present invention, unnecessary parasitic capacitance can be prevented from being generated, and the reduced parasitic capacitance can achieve application up to a higher frequency band.
Hereinafter, the semiconductor device according to the present invention will be described with reference to ESD protection devices as examples.
The Si substrate 10 has element forming regions formed, and the regions have Al electrode films 111, 112, 113, 121, 131 provided. The Al electrode films 111, 112 are provided parallel along a direction orthogonal to the longitudinal direction of the rectangular Si substrate 10 (hereinafter, referred to as a shorter direction). The Al electrode film 113 is formed in the longitudinal direction of the Si substrate 10, and electrically connects the Al electrode film 111, 112. The region with the Al electrode films 111, 112, 113 provided has a zener diode Dz formed in the thickness direction of the Si substrate 10. The Al electrode film 111 corresponds to a first intermediate wiring electrode according to the present invention, the Al electrode film 112 corresponds to a second intermediate wiring electrode according to the present invention, and the Al electrode film 113 corresponds to a third intermediate wiring electrode according to the present invention.
The Al electrode films 121, 131 are formed in regions surrounded by the Al electrode films 111, 112, 113. More specifically, the Al electrode films 121, 131 are formed so as to have the Al electrode film 113 interposed therebetween, between the Al electrode films 111, 112. The Al electrode film 121 corresponds to a first input/output electrode according to the present invention, whereas the Al electrode film 131 corresponds to a second input/output electrode according to the present invention. A diode D2 is formed in the thickness direction of the Si substrate 10 in the region with the Al electrode film 121 provided, whereas a diode D4 is formed in the thickness direction of the Si substrate 10 in the region with the Al electrode film 131 provided. The Al electrode film 121, 131 serve as input/output terminals of the ESD protection circuit 10A.
Diode forming regions 141, 142, 143, and 144 are formed respectively between the Al electrode films 111, 121, between the Al electrode films 112, 121, between the Al electrode films 111, 131, and between the Al electrode films 112, 131. The diode forming region 141 corresponds to a first diode forming region according to the present invention, the diode forming region 144 corresponds to a second diode forming region according to the present invention. It is to be noted that the formation of the diode forming regions 142, 143 may be skipped.
The diode forming regions 141, 142, 143, 144 each have a pair of opposed comb-shaped electrode films formed, and diodes D1a, D1b, D3a, D3b are formed in the respective regions. One of the comb-shaped electrode films in the diode forming region 141 is connected to the Al electrode film 111, whereas the other thereof is connected to the Al electrode film 121. One of the comb-shaped electrode films in the diode forming region 142 is connected to the Al electrode film 121, whereas the other thereof is connected to the Al electrode film 112. One of the comb-shaped electrode films in the diode forming region 143 is connected to the Al electrode film 111, whereas the other thereof is connected to the Al electrode film 131. One of the comb-shaped electrode films in the diode forming region 144 is connected to the Al electrode film 131, whereas the other thereof is connected to the Al electrode film 112. The formation of the diodes with the comb-shaped electrodes can constitute diodes that are low in ESL and high in ampacity in a limited occupied area.
The specific configuration of the Si substrate 10 will be described below.
The Si substrate 10 is a p+ type substrate, and the p+ type substrate has element separation films 110A formed by a STI (Shallow Trench Isolation) method. The diodes D1 to D4 and the zener diode Dz are formed in the respective regions formed by the element separation film 110A. Specifically, an n-epitaxial layer is formed and n+ diffusion layers form the diodes D2, D4 in the thickness direction of the Si substrate 10. In addition, a p well is formed, and an n+ diffusion layer forms the zener diode Dz in the thickness direction of the Si substrate 10. Furthermore, n wells are formed in the n-epitaxial layers, and p+ diffusion layers and n+ diffusion layers form the diodes D1, D3 at the surface of the Si substrate 10.
On the surface of the Si substrate 10, a SiO2 film 110B is formed, the Al electrode film 121 is formed so as to connect an anode of the diode D1 and a cathode of the diode D2, and the Al electrode film 131 is formed so as to connect an anode of the diode D3 and a cathode of the diode 4. Furthermore, the Al electrodes 111, 121, 131 are formed on the diodes D1, D3, and the surface of the Si substrate 10, except the regions with the Al electrode films 121, 131 formed.
The thus formed ESD protection circuit 10A of the Si substrate 10 corresponds with the circuit shown in
The diodes D1, D2, D3, D4 and the zener diodes Dz correspond to functional elements according to the present invention.
The diodes D1, D2 are aligned in the forward direction and connected in series, whereas the diodes D3, D4 are aligned in the forward direction and connected in series. In addition, the diodes D1, D2 and the diodes D3, D4 are each aligned in the forward direction, and connected in parallel with the zener diode Dz. Furthermore, the zener diode Dz is formed between the forming regions of the diodes D1, D4, and between the forming regions of the diodes D2, D3.
Returning to
Ti/Cu/Ti electrodes 24A, 24B are formed in the contact holes 22A, 22B and on regions around the contact holes 22A, 22B. The Ti/Cu/Ti electrodes 24A, 24B have planar parts opposed to the surface of the Si substrate 10, and have electrical connection to the Al electrode film 121, 131 through the contact holes 22A, 22B of the resin layer 22. The Ti/Cu/Ti electrodes 24A, 24B serve as current pathways for surge current (ESD current) through the ESD protection device 1.
External electrodes 23A, 23B of Au/Ni are formed partially on the planar parts of the Ti/Cu/Ti electrodes 24A, 24B. The parts of the Ti/Cu/Ti electrodes 24A, 24B, on which the external electrodes 23A, 23B are formed, are etched to have Cu exposed, and the exposed Cu parts are selectively etched with the external electrodes 23A, 23B. These external electrodes 23A, 23B serve as terminal electrodes for input/output to/from the ESD protection device 1. The Ti/Cu/Ti electrode 24A corresponds to a first wiring electrode according to the present invention, whereas the Ti/Cu/Ti electrode 24B corresponds to a second wiring electrode according to the present invention.
The Ti/Cu/Ti electrode 24A is formed so as to be opposed to the Al electrode films 112, 121 and diode forming region 142 formed in the Si substrate 10, but not to be opposed to the diode forming region 144 in the thickness direction of the ESD protection device 1. The Ti/Cu/Ti electrode 24B is formed so as to be opposed to the Al electrode films 111, 131 and diode forming region 143 formed in the Si substrate 10, but not to be opposed to the diode forming region 141 in the thickness direction of the ESD protection device 1.
The Ti/Cu/Ti electrodes 24A, 24B cover the zener diode Dz formed in the Si substrate 10 to prevent noise radiation from the zener diode. Furthermore, due to the fact that the Ti/Cu/Ti electrode 24A is not opposed to the diode forming region 144, whereas the Ti/Cu/Ti electrode 24B is not opposed to the diode forming region 141, unnecessary parasitic capacitance is reduced to enable the use up to a higher frequency band without shifting impedance matching.
The rewiring layer 20 includes a resin layer 26 further formed on the resin layer 22. The resin layer 26 is, for example, a layer of low-dielectric-constant epoxy resin. Parts of the resin layer 26, which are opposed to parts of the Ti/Cu/Ti electrodes 24A, 24B treated as input/output terminals of the ESD protection device 1, have rectangular openings 26A, 26B formed.
It is to be noted that while an example of forming the zener diode Dz and the like in the Si substrate 10 to constitute the ESD protection circuit 10A has been provided in the present embodiment, for example, a PNP-type semiconductor or an NPN-type semiconductor may be formed in the Si substrate 10 to constitute a circuit with the use of the semiconductor.
The reason that parasitic capacitance can be reduced when the Ti/Cu/Ti electrodes 24A, 24B have no overlap with the diode forming regions 141, 144 will be described below.
First, connection examples and a principle for operation will be described with the ESD protection device according to the present embodiment.
Next, the reason that the ESD protection device 1 according to the present embodiment can reduce parasitic capacitance will be described.
In the present embodiment, as shown in
In contrast, in the configuration shown in
A process for manufacturing the ESD protection device will be described below.
(A) First, an insulating film is formed on the Si substrate 10 with the ESD protection circuit 10A formed, openings are provided at predetermined sites of the insulating film, and the Al electrode films 111, 112, 113, 121, 131 are formed by vapor deposition. Further, the protection film 21 is made by sputtering onto the surface of the Si substrate 10, and openings 21A, 21B are formed by etching.
(B) Next, the Si substrate 10 is subjected to spin coating with an epoxy solder resist to form the resin layer 22, and the contact holes 22A, 22B are formed. The formation of the resin layer 22 can achieve leveling of the surfaces on which the Ti/Cu/Ti electrodes 24A, 24B are formed.
(C) On the surface of the resin layer 22, Ti/Cu/Ti are deposited by sputtering to be approximately 0.1 μm/1.0 μm/0.1 μm in thickness, and then subjected to wet etching to form the electrodes 24A, 24B.
(D) The surfaces of the Ti/Cu/Ti electrodes 24A, 24B are partially etched to expose Cu, and on the exposed Cu parts, the external electrodes 23A, 23B of Au/Ni are deposited by electrolytic plating (electroplating) to be approximately 0.1 μm/3.0 μm in thickness. With the external electrodes 23A, 23B, only the exposed Cu parts are selectively plated. The deposition of the external electrodes 23A, 23B by selective plating facilitates the manufacture without forming any resist film, and because any masking is required.
(E) Thereafter, the surface of the resin layer 22 is subjected to spin coating with an epoxy solder resist to form the resin layer 26. The openings 26A, 26B are formed in the resin layer 26.
It is to be noted that while the ESD protection devices including the zener diodes are described in the embodiments described above, the ESD protection devices are not limited to the embodiments, but may include, for example, a PNP-type semiconductor or an NPN-type semiconductor.
Number | Date | Country | Kind |
---|---|---|---|
2013-039379 | Feb 2013 | JP | national |
2013-079960 | Apr 2013 | JP | national |
2013-079978 | Apr 2013 | JP | national |
2013-097494 | May 2013 | JP | national |
2013-115675 | May 2013 | JP | national |
2013-126659 | Jun 2013 | JP | national |
The present application is a continuation of PCT/JP2014/054407 filed Feb. 25, 2014, which claims priority to JP Application No. 2013-126659, filed Jun. 17, 2013, JP Application No. 2013-115675, filed May 31, 2013, JP Application No. 2013-097494, filed May 7, 2013, JP Application No. 2013-079960, filed Apr. 5, 2013, JP Application No. 2013-079978, filed Apr. 5, 2013, and JP Application No. 2013-039379, filed Feb. 28, 2013, the entire contents of each of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5311042 | Anceau | May 1994 | A |
5416358 | Ochi et al. | May 1995 | A |
6853089 | Ujiie et al. | Feb 2005 | B2 |
7285867 | Matsuzaki | Oct 2007 | B2 |
7579632 | Salih et al. | Aug 2009 | B2 |
8456856 | Lin | Jun 2013 | B2 |
8558383 | Lin et al. | Oct 2013 | B2 |
8710645 | Shau | Apr 2014 | B2 |
20030052419 | Ujiie et al. | Mar 2003 | A1 |
20040016971 | Abe et al. | Jan 2004 | A1 |
20040197959 | Ujiie et al. | Oct 2004 | A1 |
20050006760 | Terui | Jan 2005 | A1 |
20070073807 | Bobde | Mar 2007 | A1 |
20070086129 | Vos et al. | Apr 2007 | A1 |
20070210317 | Chou et al. | Sep 2007 | A1 |
20080121988 | Mallikararjunaswamy et al. | May 2008 | A1 |
20080265421 | Brunnbauer et al. | Oct 2008 | A1 |
20090079001 | Salih et al. | Mar 2009 | A1 |
20100155962 | Inoue | Jun 2010 | A1 |
20100301459 | Akiba et al. | Dec 2010 | A1 |
20100314660 | Salih et al. | Dec 2010 | A1 |
20110309472 | Nakaiso | Dec 2011 | A1 |
20120068299 | Lin | Mar 2012 | A1 |
20120326207 | Yoshimochi | Dec 2012 | A1 |
20130099353 | Kato et al. | Apr 2013 | A1 |
20130168837 | Kato et al. | Jul 2013 | A1 |
20140332937 | Brunnbauer et al. | Nov 2014 | A1 |
20150371984 | Kato et al. | Dec 2015 | A1 |
Number | Date | Country |
---|---|---|
H04-17375 | Jan 1992 | JP |
H05-218459 | Aug 1993 | JP |
H05-268123 | Oct 1993 | JP |
H11-54708 | Feb 1999 | JP |
2002-176106 | Jun 2002 | JP |
2002-252309 | Sep 2002 | JP |
2002270720 | Sep 2002 | JP |
2003-092374 | Mar 2003 | JP |
2003-124222 | Apr 2003 | JP |
2004-119870 | Apr 2004 | JP |
2004-158758 | Jun 2004 | JP |
2004-281898 | Oct 2004 | JP |
2005-032782 | Feb 2005 | JP |
2005-340573 | Dec 2005 | JP |
2006049511 | Feb 2006 | JP |
2006173476 | Jun 2006 | JP |
2006-277742 | Nov 2006 | JP |
2007-123538 | May 2007 | JP |
2008141136 | Jun 2008 | JP |
2009-016882 | Jan 2009 | JP |
2009515323 | Apr 2009 | JP |
2010-087113 | Apr 2010 | JP |
2010-510662 | Apr 2010 | JP |
2010-512003 | Apr 2010 | JP |
2010-278040 | Dec 2010 | JP |
2012-146717 | Aug 2012 | JP |
2012-182381 | Sep 2012 | JP |
WO 2011152255 | Dec 2011 | WO |
WO 2012023394 | Feb 2012 | WO |
WO 2014162795 | Oct 2014 | WO |
Entry |
---|
International Search Report issued for PCT/JP2014/054407, date of mailing May 27, 2014. |
Written Opinion of the International Searching Authority issued for PCT/JP2014/054407, date of mailing May 27, 2014. |
International Search Report issued for PCT/JP2014/054404, date of mailing May 27, 2014. |
International Search Report issued for PCT/JP2014/054406, date of mailing May 27, 2014. |
Written Opinion of the International Search Authority for PCT/JP2014/054403, date of mailing May 27, 2014. |
Written Opinion of the International Searching Authority for PCT/JP2014/054406, date of mailing May 27, 2014. |
Written Opinion of the International Searching Authority issued for PCT/JP2014/054404, date of mailing May 27, 2014. |
International Search Report issued for PCT/JP2014/054403, date of mailing May 27, 2014. |
Number | Date | Country | |
---|---|---|---|
20150371941 A1 | Dec 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2014/054407 | Feb 2014 | US |
Child | 14835794 | US |