Claims
- 1. A semiconductor device comprising:a first memory array having a plurality of first memory cells; a second memory array having a plurality of second memory cells; a first data line formed in a first layer, extending in a first direction and provided for said first memory array, wherein data readout from a selected memory cell of said plurality of first memory cells is provided to said first data line; a second data line formed in said first layer, extending in said first direction and provided for said second memory array, wherein data read out from a selected memory cell of said plurality of second memory cells is provided to said second data line; and a third data line formed in a second layer which is different from said first layer and extending in a second direction perpendicular to said first direction, said third data line being provided for said first and second data lines, wherein said third data line is formed on said first memory array and said second memory array.
- 2. A semiconductor device according to claim 1,wherein said first data line is a first local data line, wherein said second data line is a second local data line, and wherein said third data line is a main data line.
- 3. A semiconductor device according to claim 1,wherein said first data line and said third data line are connected by a conductive material filled in a first through hole, said first through hole being formed on said first memory array, and wherein said second data line and said third data line are connected by a conductive material filled in a second through hole, said second through hole being formed on said second memory army.
- 4. A semiconductor device comprising:a first memory array having a plurality of first memory cells; a second memory array having a plurality of second memory cells; a first data line extending in a first direction and provided for said first memory array; a second data line extending in said first direction and provided for said second memory array; a third data line extending in a second direction perpendicular to said first direction, said third data line being provided for said first and second data lines; a first switch circuit; a second switch circuit; and a plurality of selection lines to apply a plurality of selection signals to said first and second switch circuits, wherein said first memory array includes a plurality of word lines extending in said first direction and a plurality of data lines extending in said second direction, wherein said second memory array includes a plurality of word lines extending in said first direction and a plurality of data lines extending in said second direction, wherein said first switch circuit is connected between said plurality of data lines of said first memory array and said first data line and is controlled by a plurality of selection signals, wherein said second switch circuit is connected between said plurality of data lines of said second memory array and said second data line and is controlled by said plurality of selection signals, and wherein said third data line is formed on said first memory array and said second memory array.
- 5. A semiconductor device according to claim 4, wherein said first switch and said second switch circuits are I switches, andwherein said plurality of selection lines are I selection lines.
- 6. A semiconductor device according to claim 4, wherein said first data line and said third data line are connected by a conductive material filled in a first through hole, said first through hole being formed on said first memory array, andwherein said second data line and said third data line are connected by a conductive material filled in a second through hole, said second through hole being formed on said second memory array.
- 7. A semiconductor device comprising:a plurality of memory arrays each including a plurality of memory cells; a plurality of first signal transmission lines provided one for each of said plurality of memory arrays and extending in a first direction; a second signal transmission line extending in a second direction perpendicular to said first direction and being provided for said plurality of first signal transmission lines; a plurality of switch circuits respectively provided for each of said plurality of memory arrays; and a plurality of selection lines to transmit a plurality of selection signals to said plurality of switch circuits, wherein each of said plurality of memory arrays includes a plurality of word lines extending in said first direction and a plurality of data lines extending in said second direction, wherein each of said plurality of switch circuits is connected between a plurality of data lines of a corresponding memory array and a corresponding first signal transmission line, and wherein said second signal transmission line is formed on said plurality of memory arrays.
- 8. A semiconductor device according to claim 7, wherein said plurality of switch circuits are I switches, andwherein a plurality of selection lines are I selection lines.
- 9. A semiconductor device according to claim 7, wherein each of said plurality of first signal transmission lines and said second signal transmission line are connected by a conductive material filled in a corresponding one of a plurality of through holes, each of said through holes being formed on a corresponding memory array.
- 10. A semiconductor device comprising:a first memory array having a plurality of first memory cells; a second memory array having a plurality of second memory cells; a first data line provided for said first memory array, said first data line transferring data read out from said plurality of first memory cells; a second data line provided for said second memory array, said second data line transferring data read out from said plurality of second memory cells; and a third data line provided for said first and second data lines, said third data line transferring data read out from said plurality of first and second memory cells, wherein said third data line is formed on said first memory array and said second memory array.
- 11. A semiconductor device according to claim 10, wherein said first data line is a first local data line, wherein said second data line is a second local data line, andwherein said third data line is a main data line.
- 12. A semiconductor device according to claim 10, wherein said first data line and said third data line are connected by a conductive material filled in a first through hole, said first through hole being formed on said first memory array, andwherein said second data line and said third data line are connected by a conductive material filled in a second through hole, said second through hole being formed on said second memory array.
- 13. A semiconductor device comprising:a plurality of memory cells for storing data; an amplifier circuit for amplifying data read out from said plurality of memory cells; and a line which transfers data amplified by said amplifier circuit, wherein said line is formed on at least one of said plurality of memory cells.
- 14. A semiconductor device comprising:a plurality of memory cells which store data; a sense amplifier which amplifies data read out from said plurality of memory cells; and a data transfer line which transfers data which is amplified by said amplifier circuit, wherein said data transfer line is formed over at least one of said plurality of memory cells.
- 15. A semiconductor device comprising:a plurality of word lines; a plurality of pairs of bit lines; a plurality of memory cells which are respectively coupled to said plurality of word lines and said plurality of pairs of bit lines; an amplifier circuit coupled to said plurality of pairs of bit lines; a first data transmission line; a switch circuit coupled between said plurality of pairs of bit lines and said first data transmission line; and a second data transmission line coupled to said first data transmission line, wherein said second data transmission line is formed on at least one of said plurality of memory cells.
- 16. A semiconductor device according to claim 15, wherein said first data transmission line is a first local data line, and wherein said second data transmission line is a main data line.
- 17. A semiconductor device comprising:a first memory array having a plurality of first memory cells; a second memory array having a plurality of second memory cells; a first data line formed in a first layer, extending in a first direction and provided for said first memory array; a second data line formed in said first layer, extending in said first direction and provided for said second memory array; a third data line formed in a second layer which is different from said first layer and extending in a second direction perpendicular to said first direction, said third data line being provided for said first and second data lines, wherein said third data line is formed on said first memory array and said second memory array; wherein said first data line and said third data line are connected by a conductive material filled in a first through hole, said first through hole being formed on said first memory array, and wherein said second data line and said third data line are connected by a conductive material filled in a second through hole, said second through hole being formed on said second memory array.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-212301 |
Jul 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/357,369, filed on Jul. 20, 1999 now U.S. Pat. No. 6,175,516, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5257224 |
Nojiri et al. |
Oct 1993 |
A |
5568427 |
Takemae |
Oct 1996 |
A |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/357369 |
Jul 1999 |
US |
Child |
09/750625 |
|
US |