Claims
- 1. A semiconductor device using phase shift lithography comprising:a first memory block having a plurality of first memory cells coupled to a plurality of data lines and a first word line; a second memory block having a plurality of second memory cells coupled to a plurality of data lines and a second word line; and a first block provided between the first and the second memory blocks and including a plurality of sense amplifiers and a plurality of contact pad arrays, wherein each sense amplifier of said plurality of sense amplifiers is coupled to one data line in said first memory block and one data line in said second memory block; wherein the data lines in said first and second memory blocks are formed on a first wiring layer and extend to a first direction, wherein each of the contact pad arrays comprises contact pads which extend in said first direction and are formed on the first wiring layers, and wherein there is one contact pad array for each consecutive four data lines placed in said first memory block.
- 2. The semiconductor device according to claim 1,wherein the first block further comprises a plurality of precharge circuits each coupled to one data line in said first memory block and one data line in said second memory block, and wherein the contact pads are used for coupling sense amplifiers and common source lines, wiring lines to feed precharge voltage and precharge circuits.
- 3. The semiconductor device according to claim 2,wherein the contact pad arrays and the data lines in said first and second memory blocks are formed by lithography using phase shift masks, wherein adjacent data lines in said first memory block are allocated 180 degrees from each other in a phase shift mask used for the lithography, and wherein adjacent contact pad arrays are allocated 180 degrees from each other in said phase shift mask used for the lithography.
- 4. The semiconductor device according to claim 3,wherein the first and second memory cells are DRAM memory cells each having a capacitor and a transistor.
- 5. The semiconductor device according to claim 4,wherein said first wiring layer is formed between the second wiring layer forming wiring lines to feed precharge voltage and third wiring layer forming main word lines coupled to a plurality of word lines.
- 6. A semiconductor device using phase shift lithography comprising:a first memory block having a plurality of first memory cells coupled to a plurality of data lines and a first word line; a second memory block having a plurality of second memory cells coupled to a plurality of data lines and a second word line; and a first block provided between the first and the second memory blocks and including a plurality of sense amplifiers and a plurality of contact pad arrays, wherein each sense amplifier of said plurality of sense amplifiers is coupled to one data line in said first memory block and one data line in said second memory block; wherein the data lines in said first and second memory blocks are formed on a first wiring layer and extend to a first direction, wherein each of the contact pad arrays comprises contact pads which extend in said first direction and are formed on the first wiring layer, and wherein there is one contact pad array for each consecutive two data lines placed in said first memory block.
- 7. The semiconductor device according to claim 6,wherein the first block further comprises a plurality of precharge circuits each coupled to one data line in said first memory block and one data line in said second memory block, and wherein the contact pads are used for coupling sense amplifiers and common source lines, wiring lines to feed precharge voltage and precharge circuits.
- 8. The semiconductor device according to claim 7,wherein the contact pad arrays and the data lines in said first and second memory blocks are formed by lithography using phase shift masks, wherein adjacent data lines in said first memory block are allocated 180 degrees from each other in a phase shift mask used for the lithography, and wherein adjacent contact pad arrays are allocated 180 degrees from each other in said phase shift mask used for the lithography.
- 9. The semiconductor device according to claim 8,wherein the first and second memory cells are DRAM memory cells each having a capacitor and a transistor.
- 10. The semiconductor device according to claim 8,wherein said first wiring layer is formed between the second wiring layer forming wiring lines to feed precharge voltage and third wiring layer forming main word lines coupled to a plurality of word lines.
- 11. The semiconductor device according to claim 10,wherein said sense amplifier is coupled to one data line in said first memory block and one data line in said second memory to take an open data line arrangement.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-344241 |
Dec 1999 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 10/139,330, filed May 7, 2002 (now U.S. Pat. No. 6,538,912); which is a continuation application of U.S. Ser. No. 09/725,107, filed Nov. 29, 2000 (now U.S. Pat. No. 6,400,596).
US Referenced Citations (11)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0717414 |
Jun 1996 |
EP |
5-41081 |
Feb 1993 |
JP |
8-288471 |
Nov 1996 |
JP |
8-314112 |
Nov 1996 |
JP |
9-135004 |
May 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
Ultra Micro-Fabrication Technology, The Japan Society of Applied Physics, G. Tokuyama, 1st Edition issued by Ohm Co., Ltd., Feb. 25, 1997, pp. 27-41. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/139330 |
May 2003 |
US |
Child |
10/354122 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/725107 |
Nov 2000 |
US |
Child |
10/139330 |
|
US |