Mizuno et al., “High Performance Characterstics in Trench Dual-Gate MOSFET (TDMOS)” IEEE Trans.On Electron Devices, vol.38, No.9, Sep. 1991.* |
Lim et al. “Threshold Voltage of Thin-Film Silicon-on-Insulator (SOI) MOSFET's”, IEEE Trans. On Electron Devices, vol. ED 30, No 10, Oct. 1983.* |
Sunouchi et al. “A surrounding Gate Transistor (SGT) Cell for 64/256 Mbit DRAMs”. IEDM 89, Technical Digest, pp. 22-26.* |
Hsing-jen WANN, et al., IEDM-93, pp. 635-638, “A Capacitorless DRAM Cell on SOI Substrate”, 1993. |
Marnix R. Tack, et al., IEEE Transactions on Electron Devices, vol. 37, No. 5, pp. 1373-1382, “The Multistable Charge-Controlled Memory Effect in SOI MOS Transistors at Low Temperatures”, May 1990. |
John E. Leiss, et al., IEEE Journal of Solid-State Circuits, vol. SC-17, No. 2, pp. 337-344, “dRAM Design Using the Taper-Isolated Dynamic Ram Cell”, Apr. 1982. |
Hon-Sum P. Wong, et al., IEDM-97, pp. 427-430, “Self-Aligned (Top and Bottom) Double-Gate MOSFET With a 25 NM Thick Silicon Channel”, 1997. |
John E. Leiss, et al., IEEE Transactions on Electron Devices, vol. ED-29, No. 4, pp. 707-714, “dRAM Design Using the Taper-Isolated Dynamic Ram Cell”, Apr. 1982. |