Claims
- 1. A Bi-MOS type semiconductor device comprising a first bipolar element and at least one of a CMOS element, said CMOS element comprising p- type and n- type MOS transistors, and second bipolar element are provided in one principal surface of a semiconductor substrate having an element isolation region provided in said semiconductor substrate and having a first semiconductor region of a same conductivity type as said semiconductor substrate and a selective insulation layer, wherein:
- a polycrystalline silicon layer of one conductive type forms at least one of emitter or collector electrodes of at least one of said first and second bipolar elements;
- a low-resistivity polycrystalline silicon layer forms a gate electrode of said CMOS element;
- a low-resistivity polycrystalline silicon layer with a buried contact forms an electrode selected from source and drain electrodes of said CMOS element;
- a metal silicide layer comprised of at least one metal element selected from a group consisting of Ti, W, Mo, Pt and Co is formed on each of diffusion layers forming said source and drain electrodes of said CMOS element and a base region of at least one of said first and second bipolar elements; and
- a high-resistivity polycrystalline silicon layer forms a high resistive element connected to said low-resistivity polycrystalline silicon layer,
- said low-resistivity silicon layers being in one layer formation,
- said element isolation region comprising said first semiconductor region in said semiconductor substrate having the same conductivity type a said semiconductor substrate, an independent second semiconductor region of said same conductivity type contiguous to said first semiconductor region at the bottom thereof and in a semiconductor layer of a conductivity type different from that of said semiconductor substrate, and a selective insulation layer formed on said semiconductor region,
- and the composition and width of said first semiconductor region, second semiconductor region and selective isolation layer being at least similar with one another.
- 2. A semiconductor device according to claim 1, wherein said emitter electrode is composed of said polycrystalline silicon layer, and said collector electrode is connected to a collector lead-out region that is a metal layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-111421 |
May 1988 |
JPX |
|
Parent Case Info
This is a continuation of copending application Ser. No. 07/691,448 filed on Apr. 25, 1991, now abandoned which is a continuation application of Ser. No. 07/329,561 filed Mar. 28, 1989 which is now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4451328 |
Dubois |
May 1984 |
|
4901134 |
Misawa et al. |
Feb 1990 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0250721 |
Jan 1988 |
EPX |
Non-Patent Literature Citations (2)
Entry |
IEEE Journal of Solid State Circuit, vol. SC-21, No. 5, pp. 681-684 1986; "13-ns, 500 mW, 64-Kbit ECL RAM Using Hi-BICMOS Technology". |
Extended Abstracts of 18th Conference on Solid State Devices and Materials, Tokyo, 1986 pp. 329-322, "A 7ns/350mW 16Kb HI-BICMOS RAM". |
Continuations (2)
|
Number |
Date |
Country |
Parent |
691448 |
Apr 1991 |
|
Parent |
329561 |
Mar 1989 |
|