Claims
- 1. A semiconductor device comprising:a first memory array having a plurality of first memory cells provided at points where a first data line group including a first data line, a second data line adjacent to said first data line, a third data line adjacent to said second data line, and a fourth data line adjacent to said third data line intersect a plurality of first word lines; a second memory array having a plurality of second memory cells provided at points where a second data line group including a fifth data line, a sixth data line adjacent to said fifth data line, a seventh data line adjacent to said sixth data line, and an eighth data line adjacent to said seventh data line intersect a plurality of second word lines; and a first sense amplifier block provided between the first memory array and the second memory array and including a first sense amplifier and a second sense amplifier adjacent to each other; wherein the first sense amplifier is connected to the first data line and one data line of the second data line group so as to take an open data line arrangement, the second sense amplifier is connected to the fourth data line and another data line of the second data line group so as to take an open data line arrangement, wherein the first to eighth data line are formed on a first wiring layer and extend to a first direction, wherein the first sense amplifier block further includes first contact pads formed on the first wiring layer, extends to said first direction, and placed between the first and second sense amplifiers.
- 2. The semiconductor device according to claim 1, further comprising:second contact pads which are formed on the first wiring layer, and extend to said first direction, and third contact pads which are formed on the first wiring layer, and extend to said first direction, wherein said first sense amplifier lies between said first and second contact pads, and wherein said second sense amplifier lies between said first and third contact pads.
- 3. The semiconductor device according to claim 1, wherein the first to eighth data lines are formed by lithography using phase shift masks.
- 4. A semiconductor device comprising:a first memory array including a plurality of first memory cells provided at points where a first data line, a second data line, a third data line and a fourth data line, and a plurality of first word lines intersect; a second memory array including a plurality of second memory cells provided at points where a fifth data line, a sixth data line, a seventh data line and an eighth data line, and a plurality of second word lines intersect; and a first sense amplifier block provided between the first memory array and the second memory array and including a first sense amplifier and a second sense amplifier adjacent to each other, a ninth data line and a tenth data line connected to the first sense amplifier, and an eleventh data line and a twelfth data line connected to the second sense amplifier; wherein the first sense amplifier is connected to the first data line through the ninth data line and connected to the sixth data line through the tenth data line so as to take an open data line arrangement, the second sense amplifier is connected to the eighth data line through the eleventh data line and connected to the third data line through the twelfth data line so as to take an open data line arrangement, and wherein the first to eighth data line are formed on a first wiring layer and extend to a first direction, wherein the first sense amplifier block further includes first contact pads formed on the first wiring layer, extends to said first direction, and placed between the tenth and eleventh data lines.
- 5. The semiconductor device according to claim 4, wherein the first to eighth data lines are formed by lithography using phase shift masks.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 11-344241 |
Dec 1999 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/725,107, filed Nov. 29, 2000, now U.S. Pat. No. 6,400,596.
US Referenced Citations (6)
Foreign Referenced Citations (5)
| Number |
Date |
Country |
| 0717414 |
Jun 1996 |
EP |
| 5-41081 |
Feb 1993 |
JP |
| 8-288471 |
Nov 1996 |
JP |
| 8-314112 |
Nov 1996 |
JP |
| 9-135004 |
May 1997 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| Ultra Micro-Fabrication Technology, The Japan Society of Applied Physics, G. Tokuyama, 1st Edition issued by Ohm Co., Ltd., Feb. 25, 1997, pp. 27-41. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/725107 |
Nov 2000 |
US |
| Child |
10/139330 |
|
US |