Claims
- 1. A semiconductor device comprising:
a series of layers formed on a substrate, said layers including a first plurality of layers comprising n-type dopant material, a second plurality of layers forming a p-type modulation doped quantum well structure, and a third plurality of layers including at least one layer comprising n-type dopant material, wherein said first plurality of layers includes an n-type ohmic contact layer and a first etch stop layer for contacting said n-type ohmic contact layer.
- 2. A semiconductor device according to claim 1, wherein:
said first etch stop layer is sufficiently thin to permit current tunneling.
- 3. A semiconductor device according to claim 1, wherein:
said third plurality of layers forms an n-type modulation doped quantum well structure.
- 4. A semiconductor device according to claim 3, wherein:
said series of layers further comprises a fourth plurality of layers comprising p-type dopant material, said fourth plurality of layers including a p-type ohmic contact layer.
- 5. A semiconductor device according to claim 4, wherein:
said fourth plurality of layers includes a second etch stop layer for contacting said n-type modulation doped quantum well structure.
- 6. A semiconductor device according to claim 5, wherein:
said second etch stop layer is sufficiently thin to permit current tunneling.
- 7. A semiconductor device according to claim 4, further comprising:
a first plurality of undoped spacer layers disposed between said first plurality of layers and said second plurality of layers; a second plurality of undoped spacer layers disposed between said second plurality of layers and said third plurality of layers; and a third plurality of undoped spacer layers disposed between said third plurality of layers and said fourth plurality of layers; wherein said first plurality of undoped spacer layers and said third plurality of undoped spacer layers each include a thin capping layer.
- 8. A semiconductor device according to claim 1, further comprising:
a plurality of distributed bragg reflector (DBR) mirror layers formed on said substrate.
- 9. A semiconductor device according to claim 8, wherein:
said plurality of distributed bragg reflector (DBR) mirror layers comprise layers of AlAs and GaAs.
- 10. A semiconductor device according to claim 1, wherein:
said second plurality of layers comprise at least one layer of undoped InGaAsN and at least one layer of undoped GaAs that form at least one quantum well.
- 11. A semiconductor device according to claim 11, wherein:
said second plurality of layers comprise at least one layer of AlGaAs of high p-type doping concentration to form a modulation doped layer for said at least one quantum well.
- 12. A semiconductor device according to claim 3, wherein:
said third plurality of layers comprise at least one layer of undoped InGaAsN and at least one layer of undoped GaAs that form at least one quantum well.
- 13. A semiconductor device according to claim 13, wherein:
said third plurality of layers comprise at least one layer of AlGaAs of high n-type doping concentration to form a modulation doped layer for said at least one quantum well.
- 14. A semiconductor device according to claim 1, wherein:
said first etch stop layer comprises AlAs that functions as an etch stop during etching by a chlorine-based gas mixture that includes fluorine.
- 15. A semiconductor device according to claim 5, wherein:
said second etch stop layer comprises AlAs that functions as an etch stop during etching by a chlorine-based gas mixture that includes fluorine.
- 16. A semiconductor device according to claim 7, wherein:
said thin capping layer comprises GaAs.
- 17. A semiconductor device according to claim 1, further comprising:
a gate terminal electrode operably coupled to said n-type ohmic contact layer of said first plurality of layers, and a source terminal electrode and a drain terminal electrode operably coupled to said p-type modulation doped quantum well structure to thereby implement a p-channel HFET device.
- 18. A semiconductor device according to claim 17, further comprising:
first ion implant regions comprising p-type ions that electrically couple said source terminal electrode and said drain terminal electrode to said p-type modulation doped quantum well structure.
- 19. A semiconductor device according to claim 17, further comprising:
a collector terminal electrode operably coupled to said third plurality of layers.
- 20. A semiconductor device according to claim 19, further comprising:
a second ion implant region comprising n-type ions that electrically couple said collector terminal electrode to said third plurality of layers.
- 21. A semiconductor device according to claim 1, further comprising:
an emitter terminal electrode operably coupled to said n-type ohmic contact layer of said first plurality of layers, a base terminal electrode operably coupled to said p-type modulation doped quantum well structure, and a collector terminal electrode operably coupled to said third plurality of layers to thereby implement a p-type quantum-well-base bipolar transistor device.
- 22. A semiconductor device according to claim 21, further comprising:
first ion implant regions comprising p-type ions that electrically couple said base terminal electrode to said p-type modulation doped quantum well structure.
- 23. A semiconductor device according to claim 22, wherein:
said first ion implant regions comprising a plurality of deep ion implant regions that are formed on both sides of said p-type modulation doped quantum well structure and that reduce capacitance between said p-type modulation doped quantum well structure and said n-type ohmic contact layer.
- 24. A semiconductor device according to claim 21, further comprising:
a second ion implant region comprising n-type ions that electrically couple said collector terminal electrode to said third plurality of layers.
- 25. A semiconductor device according to claim 4, further comprising:
a gate terminal electrode operably coupled to said p-type ohmic contact layer of said fourth plurality of layers, and a source terminal electrode and a drain terminal electrode operably coupled to said n-type modulation doped quantum well structure to thereby implement an n-channel HFET device.
- 26. A semiconductor device according to claim 25, further comprising:
first ion implant regions comprising n-type ions that electrically couple said source terminal electrode and said drain terminal electrode to said n-type modulation doped quantum well structure.
- 27. A semiconductor device according to claim 26, further comprising:
a collector terminal electrode operably coupled to said p-type modulation doped quantum well structure.
- 28. A semiconductor device according to claim 27, further comprising:
at least one second ion implant region comprising p-type ions that electrically couples said collector terminal electrode to said p-type modulation doped quantum well structure.
- 29. A semiconductor device according to claim 4, further comprising:
an emitter terminal electrode operably coupled to said p-type ohmic contact layer of said fourth plurality of layers, a base terminal electrode operably coupled to said n-type modulation doped quantum well structure, and a collector electrode operably coupled to said p-type quantum well structure to thereby implement an n-type quantum-well-base bipolar transistor device.
- 30. A semiconductor device according to claim 30, further comprising:
first ion implant regions comprising n-type ions that electrically couple said base terminal electrode to said n-type modulation doped quantum well structure.
- 31. A semiconductor device according to claim 30, further comprising:
second ion implant regions comprising p-type ions that electrically couple said collector terminal electrode to said p-type modulation doped quantum well structure.
- 32. A semiconductor device according to claim 4, further comprising:
an anode terminal electrode operably coupled to said p-type ohmic contact layer of said fourth plurality of layers, at least one injector terminal electrode operably coupled to one of said n-type modulation doped quantum well structure and said p-type modulation doped quantum well structure, and a cathode terminal operably coupled to said n-type ohmic contact layer to thereby implement a heterojunction thyristor device.
- 33. A semiconductor device according to claim 32, further comprising:
first ion implant regions comprising n-type ions that electrically couple said at least injector terminal electrode to said n-type modulation doped quantum well structure.
- 34. A semiconductor device according to claim 32, further comprising:
second ion implant regions comprising p-type ions that electrically couple said at least injector terminal electrode to said p-type modulation doped quantum well structure.
- 35. A semiconductor device according to claim 32, further comprising:
third ion implant regions comprising n-type ions that are disposed above said n-type modulation doped quantum well structure and that steer current into said n-type modulation doped quantum well structure.
- 36. A semiconductor device according to claim 32, wherein:
said series of layers is formed in a resonant cavity realized by a first plurality of distributed bragg reflector (DBR) mirror layers formed on said substrate and a second plurality of distributed bragg reflector (DBR) mirror layers formed on said series of layers.
- 37. A semiconductor device according to claim 36, wherein:
said heterojunction thyristor device operates in an OFF state and an ON state, wherein current does not flow between said anode terminal electrode and said cathode terminal electrode in said OFF state, and wherein current flows between said anode terminal electrode and said cathode terminal electrode in said ON state.
- 38. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in response to optical energy supplied by an input optical signal and resonantly absorbed in at least one of said n-type quantum well structure and said p-type quantum well structure.
- 39. A semiconductor device according to claim 38, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in the event that said optical energy resonantly absorbed in at least one of said n-type quantum well structure and said p-type quantum well structure causes charge in said at least one of said n-type quantum well structure and said p-type quantum well structure to exceed a critical switching charge.
- 40. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in response to electrical energy that is injected via said at least one injector terminal into at least one of said n-type quantum well structure and said p-type quantum well structure.
- 41. A semiconductor device according to claim 40, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in the event that said electrical energy injected into at least one of said n-type quantum well structure and said p-type quantum well structure causes charge in said at least one of said n-type quantum well structure and said p-type quantum well structure to exceed a critical switching charge.
- 42. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in response to bias current that draws charge via said at least one injector terminal from at least one of said n-type quantum well structure and said p-type quantum well structure.
- 43. A semiconductor device according to claim 42, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in the event that said bias current reduces charge in at least one of said n-type quantum well structure and said p-type quantum well structure below a holding charge.
- 44. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device is adapted to operate as a laser to produce an output optical signal in said ON state.
- 45. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device is adapted to operate as an optical detector to produce an output electrical signal in said ON state.
- 46. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device is adapted to operate as an optically-controlled sampling switch having an input and an output, wherein said input is electrically coupled to said output in said ON state, and wherein said input is electrically isolated from said output in said OFF state.
- 47. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device is adapted to operate as an electrically-controlled sampling switch having an input and an output, wherein said input is electrically coupled to said output in said ON state, and wherein said input is electrically isolated from said output in said OFF state.
- 48. A semiconductor device according to claim 37, wherein:
said heterojunction thyristor device is adapted to operate as a digital optical modulator.
- 49. A semiconductor device according to claim 4, wherein:
said series of layers is formed between a first plurality of distributed bragg reflector (DBR) mirror layers formed on said substrate and a second plurality of distributed bragg reflector (DBR) mirror layers formed on said series of layers.
- 50. A semiconductor device according to claim 49, further comprising:
mesas formed by vertical and horizontal surfaces in said series of layers, to implement a passive waveguide device that provides both laterally guiding and vertical guiding of light therein.
- 51. A semiconductor device according to claim 49, further comprising:
means for applying a reverse voltage between said n-type quantum well structure and said p-type ohmic contact layer to implement a PIN detector.
- 52. A semiconductor device according to claim 49, further comprising:
means for varying voltage applied to said p-type ohmic contact layer to vary absorption of said semiconductor device to implement an analog optical modulator.
- 53. A semiconductor device according to claim 1, wherein:
said series of layers comprises group III-V materials.
- 54. A semiconductor device according to claim 1, wherein:
said series of layers comprises strained silicon heterostructures employing silicon-germanium (SiGe) layers.
- 55. A transistor device comprising:
a series of layers formed on a substrate, said layers including a first plurality of layers comprising n-type dopant material, a second plurality of layers forming a p-type modulation doped quantum well structure, and a third plurality of layers including at least one layer comprising n-type dopant material, wherein said first plurality of layers includes an n-type ohmic contact layer; a plurality of p-type ion implant regions that are formed on both sides of said p-type modulation doped quantum well structure and that penetrate first regions of said n-type ohmic contact layer; a base terminal electrode that is operably coupled to said p-type modulation doped quantum well structure by said plurality of p-type ion implant regions; and a collector terminal electrode that is operably coupled to said n-type ohmic contact layer, said collector terminal electrode comprising a patterned metal layer formed on second regions of said n-type ohmic contact layer on both sides said p-type modulation doped quantum well structure, wherein portions of said second regions are disposed between said first regions.
- 56. A transistor device according to claim 55, wherein:
said plurality of p-type ion implant regions reduce capacitance between said p-type modulation doped quantum well structure and said n-type ohmic contact layer.
- 57. A transistor device according to claim 55, wherein:
wherein said first plurality of layers includes a first etch stop layer for contacting said n-type ohmic contact layer.
- 58. A transistor device according to claim 57, wherein:
said first etch stop layer is sufficiently thin to permit current tunneling.
- 59. A transistor device according to claim 55, wherein:
said third plurality of layers forms an n-type modulation doped quantum well structure.
- 60. A transistor device according to claim 55, further comprising:
a first plurality of undoped spacer layers disposed between said first plurality of layers and said second plurality of layers; and a second plurality of undoped spacer layers disposed between said second plurality of layers and said third plurality of layers; and wherein said first plurality of undoped spacer layers include a thin capping layer.
- 61. A transistor device according to claim 55, wherein:
said second plurality of layers comprise at least one layer of undoped InGaAsN and at least one layer of undoped GaAs that form at least one quantum well.
- 62. A transistor device according to claim 55, wherein:
said second plurality of layers comprise at least one layer of AlGaAs of high p-type doping concentration to form a modulation doped layer for said at least one quantum well.
- 63. A transistor device according to claim 57, wherein:
said first etch stop layer comprises AlAs that functions as an etch stop during etching by a chlorine-based gas mixture that includes fluorine.
- 64. A transistor device according to claim 55, wherein:
said series of layers comprises group III-V materials.
- 65. A transistor device according to claim 55, wherein:
said series of layers comprises strained silicon heterostructures employing silicon-germanium (SiGe) layers.
- 66. A semiconductor device comprising:
a series of layers formed on a substrate, said layers including a first plurality of layers including at least one layer comprising p-type dopant material, a second plurality of layers forming an n-type modulation doped quantum well structure, and a third plurality of layers including at least one layer comprising p-type dopant material, wherein said third plurality of layers includes a p-type ohmic contact layer and a first etch stop layer for contacting said n-type modulation doped quantum well structure.
- 67. A semiconductor device according to claim 66, wherein:
said fist etch stop layer is sufficiently thin to permit current tunneling.
- 68. A semiconductor device according to claim 66, wherein:
said first plurality of layers forms a p-type modulation doped quantum well structure.
- 69. A semiconductor device according to claim 68, further comprising:
a first plurality of undoped spacer layers disposed between said first plurality of layers and said second plurality of layers; and a second plurality of undoped spacer layers disposed between said second plurality of layers and said third plurality of layers; and wherein said second plurality of undoped spacer layers include a thin capping layer.
- 70. A semiconductor device according to claim 66, further comprising:
a plurality of distributed bragg reflector (DBR) mirror layers formed on said substrate.
- 71. A semiconductor device according to claim 66, further comprising:
a gate terminal electrode operably coupled to said p-type ohmic contact layer, and a source terminal electrode and a drain terminal electrode operably coupled to said n-type modulation doped quantum well structure to thereby implement an n-channel HFET device.
- 72. A semiconductor device according to claim 71, further comprising:
first ion implant regions comprising n-type ions that electrically couple said source terminal electrode and said drain terminal electrode to said n-type modulation doped quantum well structure.
- 73. A semiconductor device according to claim 72, further comprising:
a collector terminal electrode operably coupled to said p-type modulation doped quantum well structure.
- 74. A semiconductor device according to claim 73, further comprising:
at least one second ion implant region comprising p-type ions that electrically couple said collector terminal electrode to said p-type modulation doped quantum well structure.
- 75. A semiconductor device according to claim 66, further comprising:
an emitter terminal electrode operably coupled to said p-type ohmic contact layer, a base terminal electrode operably coupled to said n-type modulation doped quantum well structure, and a collector terminal electrode operably coupled to said p-type quantum well structure to thereby implement an n-type quantum-well-base bipolar transistor device.
- 76. A semiconductor device according to claim 75, further comprising:
at least one first ion implant region comprising n-type ions that electrically couples said base terminal electrode to said n-type modulation doped quantum well structure.
- 77. A semiconductor device according to claim 75, further comprising:
at least one second ion implant region comprising p-type ions that electrically couples said collector terminal electrode to said p-type modulation doped quantum well structure.
- 78. A semiconductor device according to claim 66, wherein:
said first etch stop layer comprises AlAs that functions as an etch stop during etching by a chlorine-based gas mixture that includes fluorine.
- 79. A semiconductor device according to claim 66, wherein:
said series of layers comprises group III-V materials.
- 80. A semiconductor device according to claim 66, wherein:
said series of layers comprises strained silicon heterostructures employing silicon-germanium (SiGe) layers.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 10/280,892, filed Oct. 25, 2002, entitled “Optoelectronic Device Employing At Least One Semiconductor Heterojunction Thyristor For Producing Variable Electrical/Optical Delay,” commonly assigned to assignee of the present invention, and herein incorporated by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10280892 |
Oct 2002 |
US |
Child |
10340942 |
Jan 2003 |
US |