Claims
- 1. An integrated circuit device, comprising:
- a substrate having a plurality of active regions, a plurality of dummy diffusion regions and a plurality of field oxide regions that are raised relative to the active and dummy diffusion regions;
- a first dielectric layer positioned over the substrate such that the first dielectric layer has topographically lower regions over the plurality of active regions and dummy diffusion regions and topographically higher regions over the field oxide regions;
- a first metallization layer defining a network of metallization lines, at least some of the metallization lines being arranged to electrically interconnect preselected ones of the plurality of active regions, wherein at least some of the metallization lines pass over associated field oxide regions;
- an antifuse positioned over the first dielectric layer such that the antifuse is positioned over an associated dummy diffusion region and not over the field oxide regions, the antifuse includes,
- a portion of the first metallization layer that is positioned over the first dielectric layer, and an intermediate dielectric layer covering a segment of the first metallization layer such that a via-link opening is provided in the intermediate dielectric to provide an electrical path with the portion of the first metallization layer;
- an amorphous silicon layer formed over the intermediate dielectric layer such that the amorphous silicon layer makes direct contact with the first metallization layer through the via-link opening in the intermediate dielectric; and
- a barrier layer formed over the amorphous silicon layer, and a second dielectric layer positioned over the first dielectric layer and the first metallization layer, the second dielectric layer having a multiplicity of via holes, wherein at least some of the via holes are positioned to communicate with segments of the metallization layer and one of the via holes is positioned to communicate with the antifuse.
- 2. The integrated circuit device as recited in claim 1, wherein none of the via holes designed to communicate with the segments of the metallization layer are significantly deeper than the via hole positioned to communicate with the antifuse.
- 3. The integrated circuit device as recited in claim 1, wherein the antifuse barrier layer has a thickness in the range of approximately 500 .ANG. to approximately 2,000 .ANG. and the barrier layer is not substantially etched away when the via hole positioned over the antifuse is formed.
- 4. The integrated circuit device as recited in claim 1, further comprising a plurality of dummy polysilicon segments positioned between the substrate and the first dielectric layer such that selected ones of the plurality of dummy polysilicon segments provide a topographically raised region for the first dielectric layer and the first metallization layer.
- 5. The integrated circuit device as recited in claim 4, wherein the dummy polysilicon segments are positioned over selected ones of the plurality of field oxide regions such that the first metallization lines are generally vertically aligned over selected ones of the plurality of field oxide regions and the dummy polysilicon segments.
- 6. The integrated circuit device as recited in claim 1, wherein the first dielectric layer has a thickness between approximately 6,000 .ANG. and approximately 12,000 .ANG..
- 7. The integrated circuit device as recited in claim 1, wherein the second dielectric layer has a thickness between approximately 2,000 .ANG. and approximately 10,000 .ANG..
- 8. The integrated circuit device as recited in claim 1, wherein the antifuse barrier layer is a titanium-tungsten barrier layer.
- 9. The integrated circuit device as recited in claim 1, wherein at least some of the plurality of field oxide regions are approximately 5000 .ANG. thick.
- 10. The integrated circuit device as recited in claim 4, wherein at least some of the plurality of dummy polysilicon segments have a thickness ranging between approximately 2,500 .ANG. to approximately 5000 .ANG..
Parent Case Info
This is a Divisional application of prior application Ser. No. 08/639,557 filed on Apr. 29, 1996, U.S. Pat. No. 5,723,358.
US Referenced Citations (22)
Foreign Referenced Citations (2)
Number |
Date |
Country |
83109609 |
Oct 1983 |
CNX |
6-24678 |
Feb 1994 |
CNX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
639557 |
Apr 1996 |
|