This invention relates to semiconductor electronic devices, specifically diodes based on semiconductor heterojunctions.
Diodes are used in a wide range of electronic circuits. Diodes used in circuits for high voltage switching applications ideally require the following characteristics. When biased in the reverse direction (i.e., the cathode is at a higher voltage than the anode), the diode should be able to support a large voltage while allowing as little current as possible to pass through. The amount of voltage that must be supported depends on the application; for example, many high power switching applications require diodes that can support a reverse bias of at least 600V or at least 1200V without passing a substantial amount of current. When current flows through the diode in the forward direction (from anode to cathode), the forward voltage drop across the diode Von should be as small as possible to minimize conduction losses, or in other words the diode's on-resistance Ron should be as small as possible. Finally, the amount of charge stored in the diode when it is reverse biased should be as small as possible to reduce transient currents in the circuit when the voltage across the diode changes, since reduced transient currents result in reduced switching losses.
In diodes, there is typically a trade-off between the various characteristics described above. For example, silicon Schottky diodes can typically exhibit excellent switching speed and on-state performance, but suffer from large reverse leakage currents, making them unsuitable for high voltage applications. Conversely, high voltage Si PIN diodes can support large reverse bias voltages with low leakage, but typically exhibit high conduction and switching losses. Further, reverse recovery currents in PIN diodes add to these losses when the PIN diodes are incorporated into circuits.
Anode and cathode contacts 27 and 28, respectively, may be any arbitrary shape, although the shape can be optimized to minimize the on-resistance Ron of the device. Further, the choice of metals for the contacts, especially that of the anode contact 27, can affect the forward operating voltage Von (also known as the on-voltage) of the device. It is desirable to provide diodes for which high blocking voltages and low reverse leakage currents can be achieved while at the same time maintaining lower on-resistance and control of the forward operating voltage. Diode structures which can easily be integrated with other circuit components, such as transistors, are desirable for process integration and cost reduction.
In one aspect, a diode is described that includes a III-N material structure, an electrically conductive channel in the III-N material structure, two terminals, and a dielectric layer. The first terminal is an anode adjacent to the III-N material structure, and the second terminal is a cathode in ohmic contact with the electrically conductive channel. The dielectric layer is over at least a portion of the anode. The anode comprises a first metal layer adjacent to the III-N material structure, a second metal layer, and an intermediary electrically conductive structure between the first metal layer and the second metal layer, the intermediary electrically conductive structure reducing a shift in an on-voltage or reducing a shift in reverse bias current of the diode resulting from the inclusion of the dielectric layer.
In another aspect, a diode having a threshold voltage is described. The diode includes a III-N material structure, an anode and a cathode on the III-N material structure, and a dielectric encapsulation layer over at least a portion of the anode. A reverse bias current of the diode per unit width of the anode is less than 1 microamp/mm during reverse bias operation.
In yet another aspect, a diode is described that includes a III-N material structure, an electrically conductive channel in the III-N material structure, two terminals, and a dielectric encapsulation layer. The first terminal is an anode adjacent to the III-N material structure, and the second terminal is a cathode in ohmic contact with the electrically conductive channel. The dielectric encapsulation layer is over at least a portion of the anode, a portion of the cathode, and a surface of the III-N material structure between the anode and the cathode. The dielectric encapsulation layer protects the diode from contaminants in the surrounding environment. A shift in an on-voltage of the diode resulting from inclusion of the dielectric encapsulation layer is less than 0.1V.
In still another aspect, a diode is described that includes a III-N material structure, an electrically conductive channel in the III-N material structure, two terminals, and a dielectric encapsulation layer. The first terminal is an anode adjacent to the III-N material structure, and the second terminal is a cathode in ohmic contact with the electrically conductive channel. The dielectric encapsulation layer is over at least a portion of the anode, a portion of the cathode, and a surface of the III-N material structure between the anode and the cathode. The dielectric encapsulation layer serves to protect the diode from contaminants in the surrounding environment, and a reverse bias current of the diode is less than ten times that of a similar diode which lacks the dielectric encapsulation layer.
Implementations may include one or more of the following features. The III-N material structure can include a first III-N material layer and a second III-N material layer, and the electrically conductive channel can be a 2DEG channel induced in a region of the first III-N material layer adjacent the second III-N material layer as a result of a compositional difference between the first III-N material layer and the second III-N material layer. The first III-N material layer can be GaN. The second III-N material layer can be AlGaN or AlInGaN. The diode can include a third III-N material layer between the first III-N material layer and the second III-N material layer. The third III-N material layer can be AlN. The first III-N material layer and the second III-N material layer can be group III-face or [0 0 0 1] oriented or group-III terminated semipolar layers, and the second III-N material layer can be between the first III-N material layer and the dielectric layer. The first III-N material layer and the second III-N material layer can be N-face or [0 0 0 1bar] oriented or nitrogen-terminated semipolar layers, and the first III-N material layer can be between the second III-N material layer and the dielectric layer. The diode can include a recess in the III-N material structure, wherein at least a portion of the anode is in the recess. The recess can extend through the 2DEG channel. The recess can extend at least 30 nanometers into the III-N material structure. The diode can include an electrode-defining layer which is on a side of the recess and is between the III-N material structure and the dielectric layer. The electrode-defining layer can be SiN. The diode can include a dielectric passivation layer between the III-N material structure and the electrode-defining layer, the dielectric passivation layer contacting a surface of the III-N material structure between the anode and the cathode. The dielectric passivation layer can be SiN. The diode can include an additional insulating layer between the dielectric passivation layer and the electrode-defining layer. The additional insulating layer can be AlN. The additional insulating layer can be less than about 20 nanometers thick. The anode can include an extending portion which is over a surface of the electrode-defining layer. The recess in the electrode-defining layer can include a step, and the anode is over the step. The extending portion of the anode can function as a field plate. The diode can include a field plate connected to the anode. The dielectric layer can be SiNx. The dielectric layer can be between about 0.2 microns and 20 microns thick. The dielectric layer can include a first dielectric layer and a second dielectric layer on a side of the first dielectric layer opposite the III-N material structure. The second dielectric layer can be SiOyNz. The diode can include a dielectric passivation layer between the III-N material structure and the dielectric layer, the dielectric passivation layer contacting a surface of the III-N material structure between the anode and the cathode. The dielectric passivation layer can be SiN. The diode can include an additional insulating layer between the dielectric layer and the dielectric passivation layer. The additional insulating layer can be AlN. There can be a shift in the on-voltage of the diode resulting from inclusion of the dielectric layer, and the shift can be to a lower on-voltage. The intermediary electrically conductive structure can result in reduced reverse bias current in the diode compared to a similar diode lacking the intermediary electrically conductive structure. The first metal layer can include a material selected from the group consisting of nickel, platinum, titanium, and tungsten. The first metal layer can be nickel and the second metal layer can be gold. The intermediary electrically conductive structure can include a metal layer. The intermediary electrically conductive structure can include a stack of at least two metals. Each of the at least two metals can be selected from the group consisting of titanium, nickel, and gold. The stack can consist of a layer of gold, a layer of nickel, and a layer of titanium, wherein the layer of gold is adjacent to the first metal layer and the layer of titanium is adjacent to the second metal layer. The diode can include an electrode-defining layer between the III-N material structure and the dielectric layer, wherein the electrode-defining layer includes an aperture with at least a portion of the anode in the aperture. The electrode-defining layer can be SiNx. The anode can include a portion extending over a surface of the electrode-defining layer. The aperture in the electrode-defining layer can include a step, and the anode is over the step. The portion of the anode extending over the surface of the electrode-defining layer can function as a field plate. The diode can be a high-voltage device. The threshold voltage of the diode can be about 0.7V or less, or about 0.55V or less. A voltage across the diode can be about 1.25V or less, or about 1.1V or less, for a forward bias current per unit width of the anode of about 50 mA/mm. The reverse bias current of the diode per unit width of the anode can be about 0.1 microamps/mm or less during reverse bias operation. A reverse bias current of the diode can be less than ten times that of a similar diode which lacks the dielectric encapsulation layer. An increase in reverse bias current of the diode per unit width of the anode resulting from inclusion of the dielectric encapsulation layer can be less than 0.9 microamps/mm.
Diodes with low on-resistance and high breakdown voltage are described. The techniques and structures described here may result in superior control of shifts in the on-voltage of the device, as well as reduced reverse leakage. The details of one or more implementations of the invention are set forth in the accompanying drawings and description below. Other features and advantages of the invention will be apparent from the description and drawings, and from the claims.
Like reference symbols in the various drawings indicate like elements.
Diodes based on III-N heterostructures that can support high reverse-bias voltages with low reverse leakage, and at the same time exhibit low on-resistance, are described. The III-N diodes described herein can be high-voltage devices suitable for high voltage applications. That is, when they are reverse biased, they are at least capable of supporting all voltages less than or equal to the high-voltage in the application in which they are used, which for example may be 100V, 300V, 600V, 1200V, or 1700V. When they are forward biased, they are able to conduct substantial current with a low on-voltage. The maximum allowable value of the on-voltage is the maximum voltage that can be sustained in the application in which the diodes are used. The III-N diodes each include a dielectric layer over the surface of the diode that serves to encapsulate the device in order to protect it from contaminants and prevent other adverse effects, such as variations in output characteristics due to changes in humidity or other environmental factors. While the dielectric layer improves device reliability, it can also result in shifts in the device's on-voltage as well as increased reverse leakage, possibly caused by additional stress induced in the anode contact of the diode. These deleterious effects can be mitigated by including an intermediary electrically conductive structure in the anode contact, or by choosing a material for the dielectric layer that provides sufficient protection to the device without substantially shifting the on-voltage or increasing reverse leakage.
As shown in
As used herein, the term “single cathode contact” refers to either a single metallic contact which serves as a cathode, or to a plurality of contacts serving as cathodes which are electrically connected such that the electric potential at each contact is about the same, or is intended to be the same, during device operation. In the cross-sectional view of
The anode contact 40 in
The diode in
As stated earlier, III-N layers 22 and 24 have different compositions from one another. The compositions are selected such that the second III-N layer 24 has a larger bandgap than the first III-N layer 22, which helps enable the formation of 2DEG 26. If III-N layers 22 and 24 are composed of III-N material oriented in a non-polar or semi-polar orientation, then doping all or part of the second semiconductor layer 24 with an n-type impurity may also be required to induce the 2DEG 26. If the III-N layers 22 and 24 are oriented in a polar direction, such as the [0 0 0 1] (i.e., group III-face) orientation, then 2DEG 26 may be induced by the polarization fields without the need for any substantial doping of either of the III-N layers, although the 2DEG sheet charge concentration can be increased by doping all or part of the second III-N layer 24 with an n-type impurity. Increased 2DEG sheet charge concentrations can be beneficial in that they can reduce the diode on-resistance, but they can also lead to lower reverse breakdown voltages. Hence the 2DEG sheet charge concentration must be optimized to a suitable value for the application in which the diode is used.
III-N materials can be used for layers 22 and 24, wherein the compositions of the layers are chosen such that the requirements for layers 22 and 24 are satisfied. As an example, III-N layer 22 can be GaN and III-N layer 24 AlGaN or AlInGaN, whereas layer 24 can be n-doped or can contain no significant concentration of doping impurities. In the case that layer 24 is undoped, the induced 2DEG results from the difference in polarization fields between layers 22 and 24. The III-N material configurations for the diode described above can also be used in a III-N HEMT device. Hence, the diodes described herein can be integrated with III-N HEMT devices onto a single chip, thereby simplifying the fabrication process and reducing cost.
Substrate 20 can be any suitable substrate upon which III-N layers 22 and 24 can be formed, for example silicon carbide (SiC), silicon, sapphire, GaN, AlN, or any other suitable substrate upon which III-N devices can be formed. In some implementations, a III-N buffer layer (not shown) such as AlGaN or AlN is included between substrate 20 and semiconductor layer 22 to minimize material defects in layers 22 and 24.
As previously mentioned, the device of
Dielectric layer 31 is deposited on top of insulating layer 30, cathode contact 28, and anode contact 40, encapsulating the uppermost surface of the device. As such, dielectric layer 31 is over at least a portion of the anode contact 40. Dielectric layer 31 is formed of a dielectric material, such as silicon nitride, aluminum nitride, silicon oxide, alumina, a polymeric dielectric, an inorganic or organic dielectric, or any combination of these dielectric materials. Dielectric layer 31 can be grown or deposited by methods such as chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), sputtering, spinning, or other method. Dielectric layer 31 protects the device during operation, preventing or suppressing effects such as dispersion and arcing, as well as protecting the device from environmental factors such as humidity.
Dispersion refers to a difference in observed current-voltage (I-V) characteristics when the device is operated under RF or switching conditions as compared to when the device is operated under DC conditions. In III-N devices, effects such as dispersion are often caused by voltage fluctuations at uppermost III-N surfaces, often caused by the charging of surface states during device operation. Dielectric layer 31 can be sufficiently thick to protect the device from these effects. Accordingly, the thickness of dielectric layer 31 can be about 0.2 microns or thicker, such as between about 0.2 microns and 2 microns, or between about 0.2 microns and 10 microns, or between about 0.2 microns and 20 microns. When insulating layer 30 is included, dielectric layer 31 in combination with insulating layer 30 maintains effective passivation of the uppermost III-N surface of the device. In some implementations, an additional insulating layer (not shown), such as AlN is included between the insulating layer 30 and the dielectric layer 31. In this case, the additional insulating layer may need to be made thin enough, such as thinner than about 20 nm, thinner than about 10 nm, or thinner than about 5 nm, to ensure that effective passivation of the uppermost III-N surface is still maintained. Too thick an additional insulating layer, such as greater than about 20 nm, can degrade the passivation effects of layers 30 and 31.
Anode contact 40, formed upon surface 25 of semiconductor layer 24, forms a Schottky contact to layer 24. Cathode contact 28 contacts the 2DEG in ohmic region 29, forming a contact which is a substantially ohmic contact. Cathode contact 28 can be made to contact the 2DEG in a number of ways. For example, a metal or combination of metals can be deposited in ohmic region 29 upon the surface of layer 24, followed by a thermal anneal which results in the deposited metal forming a metallic alloy with the underlying semiconductor material. Other methods by which the 2DEG can be contacted include, but are not limited to, ion implantation of n-type dopants into ohmic region 29, followed by a metal deposition atop this region, or by etching away the material in ohmic region 29 and regrowing n-type material, followed by a metal deposition atop this region. Anode contact 40 and cathode contact 28 may be any arbitrary shape, although the shape is ideally optimized to minimize the device area required for a given forward current.
Conventional anode contacts, such as anode 27 in the structure of
Referring again to
The reduction in Von and VT after deposition of dielectric layer 31 is accompanied by an increase in the reverse bias current (or similarly the reverse current density or reverse current) in the device, indicating that the effective Schottky barrier height between the anode contact and the adjacent III-N material is being reduced, possibly as a result of stress induced by the dielectric layer 31 in the portion of the anode contact that contacts the III-N material.
When the portion of anode contact 27 adjacent to the III-N device layers is nickel, the VT at point B can be between about 0.55 Volts and 0.6 Volts, corresponding to a Von between about 0.9 Volts and 1.1 Volts, and the Ireverse can be as high as 1 μA/mm, which is ten times the value of Ireverse prior to deposition of dielectric layer 31. Therefore, the inclusion of dielectric layer 31 results in a reduction of VT and Von of the device by about 0.1 to 0.15 Volts. It has further been found that when the portion of anode contact 27 adjacent to the III-N device layers is nickel and the dielectric layer 31 is SiN, the thickness of dielectric layer 31 has little or no effect on the magnitude of the shift in VT or Von, i.e., a shift of about 0.1 to 0.15 Volts has been observed for all devices that include a SiN dielectric layer 31 which is at least about 3500 Angstroms thick. Therefore it is desirable that dielectric layer 31 be thicker in order to most effectively protect the device as well as prevent dispersion and other deleterious effects as described above.
Further, the thickness of dielectric layer 31 can be chosen so that it is possible to fabricate the device such that its electrodes, which are under dielectric layer 31, may be accessed. For example, the electrodes may be accessed by etching through a portion of dielectric layer 31. If dielectric layer 31 is too thick, it may be difficult or not possible to etch the entire thickness of dielectric layer 31 and to access the electrodes. If dielectric layer 31 is too thick, the layer may cause substantial stress in the III-N layers which can lead to cracking of the III-N layers or result in undesirable device performance. Accordingly, dielectric layer 31 can be between about 0.2 microns and 20 microns thick, as stated above.
It has been found that the inclusion of additional intermediary electrically conductive layers in the anode contact 40, as compared to the metal layers used in the anode contacts of conventional III-N devices such as that of
It has been found that the inclusion of the intermediary electrically conductive structure 45 between the first and second metal layers 10 and 14 reduces the shift in the forward operating voltage Von, the shift in the threshold voltage VT, and the shift in reverse bias current Ireverse of devices as compared to devices that do not include intermediary electrically conductive structure 45. This is illustrated in the representational plot of
When the structure shown in
Referring again to
Another implementation is shown in
An additional insulating layer (not shown), such as AlN, may also be included between the electrode-defining layer 23 and the passivation layer 30. The additional insulating layer can aid in fabrication of the device by serving as an etch-stop layer. The material layer structure of the anode contact 50 is the same as that shown in
The field plate 21 in this diode of
The depth of the recess containing anode contact 50 in
More implementations of the described devices are shown in
A recess is included in the electrode-defining layer 23, the recess extending into the III-N materials at least through the 2DEG 26, and the anode contact 50 is in the recess. The diode also includes a field plate 21 connected to the anode contact 50. Electrode-defining layer 23 in
The diode of
Dielectric encapsulation layer 61 can be formed of a material that does not cause as much strain on the anode contact 27 as does a conventional material used for encapsulation layers, thereby allowing for use of a conventional anode contact 27 in the device. For example, the dielectric encapsulation layer 61 can be benzocyclobutene (commonly referred to as BCB), spin-on glass, or a combination of SiNx, SiOyNz, and SiOw. Or, the dielectric encapsulation layer 61 can be formed of a conventional material used for encapsulation layers, such as SiNx or SiOyNz, but can be deposited by a method that results in less or different strain induced in the underlying anode contact 27 as compared to when the material is deposited by conventional methods or under conventional deposition conditions. The additional dielectric layer 62 further helps to protect the diode from contaminants in the environment. As in other diode implementations, the diode of
A number of implementations have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the techniques and devices described herein. Features shown in each of the implementations may be used independently or in combination with one another. For example, the diodes of
Number | Name | Date | Kind |
---|---|---|---|
4300091 | Schade, Jr. | Nov 1981 | A |
4645562 | Liao et al. | Feb 1987 | A |
4728826 | Einzinger et al. | Mar 1988 | A |
4821093 | Iafrate et al. | Apr 1989 | A |
4914489 | Awano | Apr 1990 | A |
5051618 | Lou | Sep 1991 | A |
5329147 | Vo et al. | Jul 1994 | A |
5618384 | Chan et al. | Apr 1997 | A |
5663091 | Yen et al. | Sep 1997 | A |
5705847 | Kashiwa et al. | Jan 1998 | A |
5714393 | Wild et al. | Feb 1998 | A |
5909103 | Williams | Jun 1999 | A |
5998810 | Hatano et al. | Dec 1999 | A |
6008684 | Ker et al. | Dec 1999 | A |
6097046 | Plumton | Aug 2000 | A |
6100571 | Mizuta et al. | Aug 2000 | A |
6316793 | Sheppard et al. | Nov 2001 | B1 |
6373082 | Ohno et al. | Apr 2002 | B1 |
6475889 | Ring | Nov 2002 | B1 |
6486502 | Sheppard et al. | Nov 2002 | B1 |
6504235 | Schmitz et al. | Jan 2003 | B2 |
6515303 | Ring | Feb 2003 | B2 |
6548333 | Smith | Apr 2003 | B2 |
6583454 | Sheppard et al. | Jun 2003 | B2 |
6586781 | Wu et al. | Jul 2003 | B2 |
6649497 | Ring | Nov 2003 | B2 |
6727531 | Redwing et al. | Apr 2004 | B1 |
6777278 | Smith | Aug 2004 | B2 |
6849882 | Chavarkar et al. | Feb 2005 | B2 |
6867078 | Green et al. | Mar 2005 | B1 |
6946739 | Ring | Sep 2005 | B2 |
6979863 | Ryu | Dec 2005 | B2 |
6982204 | Saxler et al. | Jan 2006 | B2 |
7030428 | Saxler | Apr 2006 | B2 |
7045404 | Sheppard et al. | May 2006 | B2 |
7071498 | Johnson et al. | Jul 2006 | B2 |
7084475 | Shelton et al. | Aug 2006 | B2 |
7125786 | Ring et al. | Oct 2006 | B2 |
7126212 | Enquist et al. | Oct 2006 | B2 |
7161194 | Parikh et al. | Jan 2007 | B2 |
7170111 | Saxler | Jan 2007 | B2 |
7230284 | Parikh et al. | Jun 2007 | B2 |
7238560 | Sheppard et al. | Jul 2007 | B2 |
7253454 | Saxler | Aug 2007 | B2 |
7265399 | Sriram et al. | Sep 2007 | B2 |
7268375 | Shur et al. | Sep 2007 | B2 |
7304331 | Saito et al. | Dec 2007 | B2 |
7321132 | Robinson et al. | Jan 2008 | B2 |
7326971 | Harris et al. | Feb 2008 | B2 |
7332795 | Smith et al. | Feb 2008 | B2 |
7364988 | Harris et al. | Apr 2008 | B2 |
7388236 | Wu et al. | Jun 2008 | B2 |
7419892 | Sheppard et al. | Sep 2008 | B2 |
7432142 | Saxler et al. | Oct 2008 | B2 |
7456443 | Saxler et al. | Nov 2008 | B2 |
7465967 | Smith et al. | Dec 2008 | B2 |
7501669 | Parikh et al. | Mar 2009 | B2 |
7544963 | Saxler | Jun 2009 | B2 |
7547925 | Wong et al. | Jun 2009 | B2 |
7548112 | Sheppard | Jun 2009 | B2 |
7550783 | Wu et al. | Jun 2009 | B2 |
7550784 | Saxler et al. | Jun 2009 | B2 |
7566918 | Wu et al. | Jul 2009 | B2 |
7573078 | Wu et al. | Aug 2009 | B2 |
7592211 | Sheppard et al. | Sep 2009 | B2 |
7598108 | Li et al. | Oct 2009 | B2 |
7612390 | Saxler et al. | Nov 2009 | B2 |
7615774 | Saxler | Nov 2009 | B2 |
7638818 | Wu et al. | Dec 2009 | B2 |
7678628 | Sheppard et al. | Mar 2010 | B2 |
7692263 | Wu et al. | Apr 2010 | B2 |
7709269 | Smith et al. | May 2010 | B2 |
7709859 | Smith et al. | May 2010 | B2 |
7745851 | Harris | Jun 2010 | B2 |
7755108 | Kuraguchi | Jul 2010 | B2 |
7759700 | Ueno et al. | Jul 2010 | B2 |
7777252 | Sugimoto et al. | Aug 2010 | B2 |
7777254 | Sato | Aug 2010 | B2 |
7795642 | Suh et al. | Sep 2010 | B2 |
7812369 | Chini et al. | Oct 2010 | B2 |
7851825 | Suh et al. | Dec 2010 | B2 |
7855401 | Sheppard et al. | Dec 2010 | B2 |
7875537 | Suvorov et al. | Jan 2011 | B2 |
7875907 | Honea et al. | Jan 2011 | B2 |
7875914 | Sheppard | Jan 2011 | B2 |
7884394 | Wu et al. | Feb 2011 | B2 |
7884395 | Saito | Feb 2011 | B2 |
7892974 | Ring et al. | Feb 2011 | B2 |
7893500 | Wu et al. | Feb 2011 | B2 |
7898004 | Wu et al. | Mar 2011 | B2 |
7901994 | Saxler et al. | Mar 2011 | B2 |
7906799 | Sheppard et al. | Mar 2011 | B2 |
7915643 | Suh et al. | Mar 2011 | B2 |
7915644 | Wu et al. | Mar 2011 | B2 |
7919791 | Flynn et al. | Apr 2011 | B2 |
7928475 | Parikh et al. | Apr 2011 | B2 |
7939391 | Suh et al. | May 2011 | B2 |
7948011 | Rajan et al. | May 2011 | B2 |
7955918 | Wu et al. | Jun 2011 | B2 |
7960756 | Sheppard et al. | Jun 2011 | B2 |
7965126 | Honea et al. | Jun 2011 | B2 |
7985986 | Heikman et al. | Jul 2011 | B2 |
8049252 | Smith et al. | Nov 2011 | B2 |
8138529 | Wu | Mar 2012 | B2 |
8193562 | Suh et al. | Jun 2012 | B2 |
8237198 | Wu et al. | Aug 2012 | B2 |
8289065 | Honea et al. | Oct 2012 | B2 |
8344424 | Suh et al. | Jan 2013 | B2 |
8389977 | Chu et al. | Mar 2013 | B2 |
8390000 | Chu et al. | Mar 2013 | B2 |
8455931 | Wu | Jun 2013 | B2 |
8493129 | Honea et al. | Jul 2013 | B2 |
8508281 | Honea et al. | Aug 2013 | B2 |
8519438 | Mishra et al. | Aug 2013 | B2 |
8531232 | Honea et al. | Sep 2013 | B2 |
8541818 | Wu et al. | Sep 2013 | B2 |
8592974 | Wu | Nov 2013 | B2 |
8598937 | Lal et al. | Dec 2013 | B2 |
8624662 | Parikh et al. | Jan 2014 | B2 |
8633518 | Suh et al. | Jan 2014 | B2 |
20010032999 | Yoshida | Oct 2001 | A1 |
20010040247 | Ando et al. | Nov 2001 | A1 |
20020036287 | Yu et al. | Mar 2002 | A1 |
20020121648 | Hsu et al. | Sep 2002 | A1 |
20020167023 | Chavarkar et al. | Nov 2002 | A1 |
20030003724 | Uchiyama et al. | Jan 2003 | A1 |
20030006437 | Mizuta et al. | Jan 2003 | A1 |
20030020092 | Parikh et al. | Jan 2003 | A1 |
20040041169 | Ren et al. | Mar 2004 | A1 |
20040061129 | Saxler et al. | Apr 2004 | A1 |
20040164347 | Zhao et al. | Aug 2004 | A1 |
20050001235 | Murata et al. | Jan 2005 | A1 |
20050077541 | Shen et al. | Apr 2005 | A1 |
20050133816 | Fan et al. | Jun 2005 | A1 |
20050189561 | Kinzer et al. | Sep 2005 | A1 |
20050189562 | Kinzer et al. | Sep 2005 | A1 |
20050194612 | Beach | Sep 2005 | A1 |
20050253168 | Wu et al. | Nov 2005 | A1 |
20050274977 | Saito et al. | Dec 2005 | A1 |
20060011915 | Saito et al. | Jan 2006 | A1 |
20060043499 | De Cremoux et al. | Mar 2006 | A1 |
20060060871 | Beach | Mar 2006 | A1 |
20060076677 | Daubenspeck et al. | Apr 2006 | A1 |
20060102929 | Okamoto et al. | May 2006 | A1 |
20060108602 | Tanimoto | May 2006 | A1 |
20060108605 | Yanagihara et al. | May 2006 | A1 |
20060121682 | Saxler | Jun 2006 | A1 |
20060124962 | Ueda et al. | Jun 2006 | A1 |
20060157729 | Ueno et al. | Jul 2006 | A1 |
20060186422 | Gaska et al. | Aug 2006 | A1 |
20060189109 | Fitzgerald | Aug 2006 | A1 |
20060202272 | Wu et al. | Sep 2006 | A1 |
20060220063 | Kurachi | Oct 2006 | A1 |
20060226442 | Zhang et al. | Oct 2006 | A1 |
20060255364 | Saxler | Nov 2006 | A1 |
20060289901 | Sheppard et al. | Dec 2006 | A1 |
20070007547 | Beach | Jan 2007 | A1 |
20070018187 | Lee et al. | Jan 2007 | A1 |
20070018199 | Sheppard et al. | Jan 2007 | A1 |
20070018210 | Sheppard | Jan 2007 | A1 |
20070045670 | Kuraguchi | Mar 2007 | A1 |
20070080672 | Yang | Apr 2007 | A1 |
20070128743 | Huang et al. | Jun 2007 | A1 |
20070131968 | Morita et al. | Jun 2007 | A1 |
20070132037 | Hoshi et al. | Jun 2007 | A1 |
20070134834 | Lee et al. | Jun 2007 | A1 |
20070145390 | Kuraguchi | Jun 2007 | A1 |
20070145417 | Brar et al. | Jun 2007 | A1 |
20070158692 | Nakayama et al. | Jul 2007 | A1 |
20070164315 | Smith et al. | Jul 2007 | A1 |
20070164322 | Smith et al. | Jul 2007 | A1 |
20070194354 | Wu et al. | Aug 2007 | A1 |
20070205433 | Parikh et al. | Sep 2007 | A1 |
20070210329 | Goto | Sep 2007 | A1 |
20070215899 | Herman | Sep 2007 | A1 |
20070224710 | Palacios et al. | Sep 2007 | A1 |
20070228477 | Suzuki et al. | Oct 2007 | A1 |
20070241368 | Mil'shtein et al. | Oct 2007 | A1 |
20070278518 | Chen et al. | Dec 2007 | A1 |
20070295985 | Weeks, Jr. et al. | Dec 2007 | A1 |
20080073670 | Yang et al. | Mar 2008 | A1 |
20080093626 | Kuraguchi | Apr 2008 | A1 |
20080121876 | Otsuka et al. | May 2008 | A1 |
20080157121 | Ohki | Jul 2008 | A1 |
20080203430 | Simin et al. | Aug 2008 | A1 |
20080230784 | Murphy | Sep 2008 | A1 |
20080237606 | Kikkawa et al. | Oct 2008 | A1 |
20080237640 | Mishra et al. | Oct 2008 | A1 |
20080274574 | Yun | Nov 2008 | A1 |
20080283844 | Hoshi et al. | Nov 2008 | A1 |
20080296618 | Suh et al. | Dec 2008 | A1 |
20080308813 | Suh et al. | Dec 2008 | A1 |
20090001409 | Takano et al. | Jan 2009 | A1 |
20090032820 | Chen | Feb 2009 | A1 |
20090032879 | Kuraguchi | Feb 2009 | A1 |
20090045438 | Inoue et al. | Feb 2009 | A1 |
20090050936 | Oka | Feb 2009 | A1 |
20090065810 | Honea et al. | Mar 2009 | A1 |
20090072240 | Suh et al. | Mar 2009 | A1 |
20090072269 | Suh et al. | Mar 2009 | A1 |
20090072272 | Suh et al. | Mar 2009 | A1 |
20090075455 | Mishra et al. | Mar 2009 | A1 |
20090085065 | Mishra et al. | Apr 2009 | A1 |
20090121775 | Ueda et al. | May 2009 | A1 |
20090140262 | Ohki et al. | Jun 2009 | A1 |
20090146185 | Suh et al. | Jun 2009 | A1 |
20090201072 | Honea et al. | Aug 2009 | A1 |
20090218598 | Goto | Sep 2009 | A1 |
20090267078 | Mishra et al. | Oct 2009 | A1 |
20100019225 | Lee | Jan 2010 | A1 |
20100019279 | Chen et al. | Jan 2010 | A1 |
20100065923 | Charles et al. | Mar 2010 | A1 |
20100067275 | Wang et al. | Mar 2010 | A1 |
20100133506 | Nakanishi et al. | Jun 2010 | A1 |
20100140660 | Wu et al. | Jun 2010 | A1 |
20100201439 | Wu et al. | Aug 2010 | A1 |
20100203234 | Anderson et al. | Aug 2010 | A1 |
20100219445 | Yokoyama et al. | Sep 2010 | A1 |
20100244087 | Horie et al. | Sep 2010 | A1 |
20100264461 | Rajan et al. | Oct 2010 | A1 |
20100288998 | Kikuchi et al. | Nov 2010 | A1 |
20110006346 | Ando et al. | Jan 2011 | A1 |
20110012110 | Sazawa et al. | Jan 2011 | A1 |
20110249359 | Mochizuki et al. | Oct 2011 | A1 |
20120168822 | Matsushita | Jul 2012 | A1 |
20120193638 | Keller et al. | Aug 2012 | A1 |
20120211800 | Boutros | Aug 2012 | A1 |
20120217512 | Renaud | Aug 2012 | A1 |
20120315445 | Mizuhara et al. | Dec 2012 | A1 |
Number | Date | Country |
---|---|---|
1748320 | Mar 2006 | CN |
101107713 | Jan 2008 | CN |
101312207 | Nov 2008 | CN |
101897029 | Nov 2010 | CN |
102017160 | Apr 2011 | CN |
103477543 | Dec 2013 | CN |
103493206 | Jan 2014 | CN |
1 998 376 | Dec 2008 | EP |
11-224950 | Aug 1999 | JP |
2004-260114 | Sep 2004 | JP |
2006-032749 | Feb 2006 | JP |
2010087076 | Apr 2010 | JP |
200947703 | Nov 2009 | TW |
201010076 | Mar 2010 | TW |
201027759 | Jul 2010 | TW |
WO 2004070791 | Aug 2004 | WO |
WO 2004098060 | Nov 2004 | WO |
WO 2005070007 | Aug 2005 | WO |
WO 2005070009 | Aug 2005 | WO |
WO 2006114883 | Nov 2006 | WO |
WO 2007077666 | Jul 2007 | WO |
WO 2007108404 | Sep 2007 | WO |
WO 2008120094 | Oct 2008 | WO |
WO 2009076076 | Jun 2009 | WO |
WO 2009132039 | Oct 2009 | WO |
WO 2010068554 | Jun 2010 | WO |
WO 2010132587 | Nov 2010 | WO |
WO 2011031431 | Mar 2011 | WO |
WO 2011072027 | Jun 2011 | WO |
Entry |
---|
Coffie, R., et al., “Unpassivated p-GaN/AlGaN/GaN HEMTs with 7.1 W/mm at 10 GhZ,” Electronic Letters, 39(19):1419-1420, 2003. |
Karmalkar, S. and Mishra U.K., “Enhancement of breakdown voltage in AlGaN/GaN high electron mobility transistors using a field plate,” IEEE Transactions on Electron Devices, 48(8):1515-1521, 2001. |
Lee, K.P., et al, “Self-aligned process for emitter- and base-regrowth GaN HBTs and BJTs,” Solid-State Electronics, 45:243-247, 2001. |
Yoshida, S., “AlGan/GaN power FET,” Furukawa Review, 21:7-11, 2002. |
Authorized officer Kwan Sik Sul, International Search Report and Written Opinion in PCT/US2011/063975, mailed May 18, 2012, 8 pages. |
Authorized officer Sang-Taek Kim, International Search Report and Written Opinion in PCT/US2011/061407, mailed May 22, 2012, 10 pages. |
Authorized officer Kwan Sik Sul, International Search Report and Written Opinion in PCT/US2012/023160, mailed May 24, 2012, 9 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2010/059486, mailed on Jun. 21, 2012, 6 pages. |
Authorized officer Jeongmin Choi, International Search Report and Written Opinion in PCT/US2012/027146, mailed Sep. 24, 2012, 12 pages. |
Napierala, et al., “Selective GaN Epitaxy on Si(111) Substrates Using Porous Aluminum Oxide Buffer Layers,” J. Electrochem. Soc., 2006, 153(2):G125-G127. |
SIPO First Office Action for Chinese Application No. 200980114639.X, issued May 14, 2012, 13 pages. |
TW Search Report and Action for Taiwan Invention Application No. 098132132, issued Dec. 6, 2012, 8 pages. |
Zhanghong Content, Shanghai Institute of Metallurgy, Chinese Academy of Sciences “Two-dimensional Electron Gas and High Electron Mobility Transistor (HEMT),” Dec. 31, 1984, 17 pages. |
Authorized officer Keon Hyeong Kim, International Search Report and Written Opinion in PCT/US2008/076160, mailed Mar. 18, 2009, 11 pages. |
Authorized officer Simin Baharlou International Preliminary Report on Patentability in PCT/US2008/076160, mailed Mar. 25, 2010, 6 pages. |
Authorized officer Sung Hee Kim, International Search Report and Written Opinion in PCT/US2009/057554, mailed May 10, 2010, 13 pages. |
Authorized officer Gijsbertus Beijer, International Preliminary Report on Patentability in PCT/US2009/057554, mailed Mar. 29, 2011, 7 pages. |
Authorized officer Sung Chan Chung, International Search Report and Written Opinion in PCT/US2010/021824, mailed Aug. 23, 2010, 9 pages. |
Authorized officer Beate Giffo-Schmitt, International Preliminary Report on Patentability in PCT/US2010/021824, mailed Aug. 9, 2011, 6 pages. |
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076079, mailed Mar. 20, 2009, 11 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2008/076079, mailed Apr. 1, 2010, 6 pages. |
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076199, mailed Mar. 24, 2009, 11 pages. |
Authorized officer Dorothée Mülhausen, International Preliminary Report on Patentability in PCT/US2008/076199, mailed Mar. 24, 2010, 6 pages. |
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076030, mailed Mar. 23, 2009, 10 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2008/076030, mailed Mar. 25, 2010, 5 pages. |
Authorized officer Keon Kyeong Kim, International Search Report and Written Opinion in PCT/US2008/085031, mailed Jun. 24, 2009, 11 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2008/085031, mailed Jun. 24, 2010, 6 pages. |
Authorized officer Tae Hoon Kim, International Search Report and Written Opinion in PCT/US2009/041304, mailed Dec. 18, 2009, 13 pages. |
Authorized officer Dorothée Mülhausen, International Preliminary Report on Patentability in PCT/US2009/041304, mailed Nov. 4, 2010, 8 pages. |
Authorized officer Cheon Whan Cho, International Search Report and Written Opinion in PCT/US2009/066647, mailed Jul. 1, 2010, 16 pages. |
Authorized officer Athina Nickitas-Etienne, International Preliminary Report on Patentability in PCT/US2009/066647, mailed Jun. 23, 2011, 12 pages. |
Authorized officer Sang Ho Lee, International Search Report and Written Opinion in PCT/US2010/059486, mailed Jul. 26, 2011, 9 pages. |
Authorized officer Sang Ho Lee, International Search Report and Written Opinion in PCT/US2010/034579, mailed Dec. 24, 2010, 9 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2010/034579, mailed Nov. 24, 2011, 7 pages. |
Authorized officer Jeongmin Choi, International Search Report and Written Opinion in PCT/US2010/046193, mailed Apr. 26, 2011, 13 pages. |
Authorized officer Philippe Bécamel, International Preliminary Report on Patentability in PCT/US2010/046193, mailed Mar. 8, 2012, 11 pages. |
SIPO First Office Action for Application No. 200880120050.6, Aug. 2, 2011, 8 pages. |
Planar, Low Switching Loss, Gallium Nitride Devices for Power Conversion Applications, SBIR N121-090 (Navy), 3 pages. |
Ando et al., “10-W/mm AlGaN-GaN HFET with a field modulating plate,” IEEE Electron Device Letters, May 2003, 24(5):289-291. |
Arulkumaran et al., “Surface passivation effects on AlGaN/GaN high-electron-mobility transistors with SiO2, Si3N4, and silicon oxynitride,” Applied Physics Letters, Jan. 26, 2004, 84(4): 613-615. |
Chen et al., “High-performance AlGaN/GaN lateral field-effect rectifiers compatible with high electron mobility transistors,” 2008, Applied Physics Letters, 92, 253501-1-3. |
Chu et al., “1200-V normally off GaN-on-Si field-effect transistors with low dynamic on-resistance,” IEEE Electron Device Letters, 2011, 32(5): 632-634. |
Coffie, R.L., “Characterizing and suppressing DC-to-RF dispersion in AlGaN/GaN high electron mobility transistors,” 2003, PhD Thesis, University of California, Santa Barbara, 169 pages. |
Dora, Y., “Understanding material and process limits for high breakdown voltage AlGaN/GaN HEMs,” 2006, PhD Thesis, University of California, Santa Barbara, 157 pages. |
Dora et al., “Zr02 gate dielectrics produced by ultraviolet ozone oxidation for GaN and AlGaN/GaN transistors,” Mar./Apr. 2006, J. Vac. Sci. Technol. B, 24(2)575-581. |
Dora et al., “High breakdown voltage achieved on AlGaN/GaN HEMTs with integrated slant field plates,” Sep. 9, 006, IEEE Electron Device Letters, 27(9):713-715. |
Fanciulli et al., “Structural and electrical properties of HfO2 films grown by atomic layer deposition on Si, Ge, GaAs and GaN,” 2004, Mat. Res. Soc. Symp. Proc., 786:E6.14.1-E6.14.6. |
Green et al, “The effect of surface passivation on the microwave characteristics of undoped AlGaN/GaN HEMT's,” IEEE Electron Device Letters, Jun. 2000, 21(6):268-270. |
Gu et al., “AlGaN/GaN MOS transistors using crystalline ZrO2 as gate dielectric,” 2007, Proceedings of SPIE, vol. 6473, 64730S, 8 pages. |
Higashiwaki et al., “AlGaN/GaN heterostructure field-effect transistors on 4H-SiC Substrates with Current-Gain Cutoff Frequency of 190 GHz,” Applied Physics Express, 2008, 1:021103-1-3. |
Hwang, J., “Effects of a molecular beam epitaxy grown AIN passivation layer on AlGaN/GaN heterojunction field effect transistors,” Solid-State Electronics, 2004, 48:363-366. |
Im et al., “Normally off GaN MOSFET based on AlGaN/GaN heterostructure with extremely high 2DEG density grown on silicon substrate,” IEEE Electron Device Letters, 2010, 31(3):192-194. |
Karmalkar and Mishra, “Very high voltage AlGaN/GaN high electron mobility transistors using a field plate deposited on a stepped insulator,” Solid State Electronics, 2001, 45:1645-1652. |
Keller et al., “GaN-GaN junctions with ultrathin AIN interlayers: expanding heterojunction design,” Applied Physics Letters, 2002, 80(23):4387-4389. |
Keller et al., “Method for heteroepitaxial growth of high quality N-Face GaN, InN and AIN and their alloys by metal organic chemical vapor deposition,” U.S. Appl. No. 60/866,035, filed Nov. 15, 2006, 31 pages. |
Khan et al, “AlGaN/GaN metal oxide semiconductor heterostructure field effect transistor,” IEEE Electron Device Letters, 2000, 21(2):63-65. |
Kim, D.H., “Process development and device characteristics of AlGaN/GaN HEMTs for high frequency applications,” 2007, PhD Thesis, University of Illinois, Urbana-Champaign, 120 pages. |
Kumar et al., “High transconductance enhancement-mode AlGaN/GaN HEMTs on SiC substrate,” Electronics Letters, 2003, 39(24):1758-1760. |
Kuraguchi et al., “Normally-off GaN-MISFET with well-controlled threshold voltage,” Phys. Stats. Sol., 2007, 204(6):2010-2013. |
Lanford et al, “Recessed-gate enhancement-mode GaN HEMT with high threshold voltage,” 2005, Electronics Letters, vol. 41, No. 7, 2 pages, Online No. 20050161. |
Mishra et al., “AlGaN/GaN HEMTs—an overview of device operation and applications,” Proceedings of the IEEE, 2002, 90(6):1022-1031. |
Mishra et al., “N-face high electron mobility transistors with low buffer leakage and low parasitic resistance,” U.S. Appl. No. 60/908,914, filed Mar. 29, 2007, 21 pages. |
Mishra et al., “Polarization-induced barriers for n-face nitride-based electronics,” U.S. Appl. No. 60/940,052, filed May 24, 2007, 29 pages. |
Mishra et al., “Growing N-polar III-nitride Structures,” U.S. Appl. No. 60/972,467, filed Sep. 14, 2007, 7 pages. |
Nanjo et al., “Remarkable breakdown voltage enhancement in AlGaN channel high electron mobility transistors,” Applied Physics Letters, 2008, 92:263502-1-3. |
Ota and Nozawa, “AlGaN/GaN recessed MIS-Gate HFET with high threshold-voltage normally-off operation for power electronics applications,” IEEE Electron Device Letters, 2008, 29(7):668-670. |
Palacios et al., “Fluorine treatment to shape the electric field in electron devices, passivate dislocations and point defects, and enhance the luminescence efficiency of optical devices,” U.S. Appl. No. 60/736,628, filed Nov. 15, 2005, 21 pages. |
Palacios et al., “Nitride-based high electron mobility transistors with a GaN spacer,” Applied Physics Letters, 2006, 89:073508-1-3. |
Palacios et al., “AlGaN/GaN HEMTs with an InGaN-based back-barrier,” Device Research Conference Digest, 200, DRC '05 63rd, Jun. 2005, pp. 181-182. |
Palacios et al., “AlGaN/GaN high electron mobility transistors with InGaN back-barriers,” IEEE Electron Device Letters, 2006, 27(1):13-15. |
Pei et al., “Effect of dielectric thickness on power performance of AlGaN/GaN HEMTs,” IEEE Electron Device Letters, 2009, 30:4:313-315. |
Rajan et al, “Method for heteroepitaxial growth of high quality N-Face GaN, InN and AIN and their alloys by metal organic chemical vapor deposition,” U.S. Appl. No. 60/866,035, filed Nov. 15, 2006, 31 pages. |
Rajan et al., “Advanced transistor structures based on N-face GaN,” 32M International Symposium on Compound Semiconductors (ISCS), Sep. 18-22, 2005, Europa-Park Rust, Germany, 2 pages. |
Saito et al., “Recessed-gate structure approach toward normally off high-voltage AlGaN/GaN HEMT for power electronics applications,” 2006, IEEE Transactions on Electron Device, 53(2):356-362. |
Shelton et al., “Selective area growth and characterization of AlGaN/GaN heterojunction bipolar transistors by metalorganic chemical vapor deposition,” IEEE Transactions on Electron Devices, 2001, 48(3):490-494. |
Shen L., “Advanced polarization-based design of AlGaN/GaN HEMTs,” 2004, PhD Thesis, University of California, Santa Barbara, 192 pages. |
Sugiura et al., “Enhancement-mode n-channel GaN MOSFETs fabricated on p-GaN using HfO2as gate oxide,” 2007, Electronics Letters, vol. 43, No. 17, 2 pages. |
Suh et al, “High breakdown enhancement mode GaN-based HEMTs with integrated slant field plate,” U.S. Appl. No. 60/822,886, filed Aug. 18,2006, 16 pages. |
Suh et al, “III-nitride devices with recessed gates,” U.S. Appl. No. 60/972,481, filed Sep. 14, 2007, 18 pages. |
Suh, et al. “High-breakdown enhancement-mode AlGaN/GaN HEMTs with integrated slant field-plate,” Electron Devices Meeting, 2006, IEDM '06. International (2006), 3 pages. |
Tipirneni et al., “Silicon dioxide-encapsulated high-voltage AlGaN/GaN HFETs for power-switching applications,” IEEE Electron Device Letters, 28(9):784-786. |
Vetury et al., “Direct measurement of gate depletion in high breakdown (405V) Al/GaN/GaN heterostructure field effect transistors,” IEDM 98:55-58. |
Wang et al., “Comparison of the effect of gate dielectric layer on 2DEG carrier concentration in strained AlGaN/GaN heterostructure, ” 2005, Mater. Res. Soc. Symp. Proc., 831:E8.20.1-E8.20.6. |
Wang, et al., “Enhancement-mode Si3N4/AlGan/Gan MISHFETs,” IEEE Electron Device Letters, 2006, 27(10):793-795. |
Wu et al., “A 97.8% efficient GaN HEMT boost converter with 300-W output power at 1 MHz,” IEEE Electron Device Letters, 2008, 29(8):824-826. |
Wu, Y., AlGaN/GaN micowave power high-mobility transistors, 1997, PhD Thesis, University of California, Santa Barbara, 134 pages. |
Zhang, N., “High voltage GaN HEMTs with low on-resistance for switching applications,” 2002, PhD Thesis, University of California, Santa Barbara, 166 pages. |
U.S. Appl. No. 13/019,150, filed Feb. 1, 2011, Enhancement Mode Gallium Nitride Power Devices. |
U.S. Appl. No. 12/209,581, filed Sep. 12, 2008, III-Nitride Bidirectional Switches. |
U.S. Appl. No. 12/324,574, filed Nov. 26, 2008, Insulated Gate E-Mode Transistors. |
U.S. Appl. No. 12/108,449, filed Apr. 23, 2008, Enhancement Mode III-N HEMPTs. |
U.S. Appl. No. 12/556,438, filed Sep. 9, 2009, Inductive Load Power Switching Circuits. |
U.S. Appl. No. 13/008,874, filed Jan. 18, 2011, Semiconductor Heterostructure Diodes. |
U.S. Appl. No. 12/611,018, filed Nov. 2, 2009, Package Configurations for Low EMI Circuits. |
U.S. Appl. No. 13/406,723, filed Feb. 28, 2012, Enhancement Mode Gallium Nitride Power Devices. |
U.S. Appl. No. 13/723,753, filed Dec. 21, 2012, Gallium Nitride Power Devices. |
U.S. Appl. No. 13/164,109, filed Jun. 20, 2011, Bridge Circuits and their Components. |
U.S. Appl. No. 13/618,502, filed Sep. 14, 2012, Inductive Load Power Switching Circuits. |
U.S. Appl. No. 13/618,726, filed Sep. 14, 2012, Inductive Load Power Switching Circuits. |
U.S. Appl. No. 13/533,339, filed Jun. 26, 2012, Semiconductor Heterostructure Diodes. |
U.S. Appl. No. 13/355,885, filed Jan. 23, 2012, Package Configurations for Low EMI Circuits. |
U.S. Appl. No. 12/635,405, filed Dec. 10, 2009, Reverse Side Engineered III-Nitride Devices. |
U.S. Appl. No. 12/550,140, filed Aug. 28, 2009, Semiconductor Devices with Field Plates. |
U.S. Appl. No. 12/701,458, filed Feb. 5, 2010, Semiconductor Electronic Components and Circuits. |
U.S. Appl. No. 13/269,367, filed Oct. 7, 2011, High Power Semiconductor Electronic Components with Increased Reliability. |
Authorized officer Sebastian Moehl, European Search Report in EP 10 81 5813, mailed Mar. 12, 2013, 9 pages. |
Authorized officer Tae Hoon Kim, International Search Report and Written Opinion in PCT/US2013/035837, mailed Jul. 30, 2013, 9 pages. |
Authorized officer Lingfei Bai, International Preliminary Report on Patentability in PCT/US2011/061407, mailed Jun. 6, 2013, 7 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2011/063975, mailed Jun. 27, 2013, 5 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2012/023160, mailed Aug. 15, 2013, 6 pages. |
Authorized officer Athina Nickitas-Etienne, International Preliminary Report on Patentability in PCT/US2012/027146, mailed Sep. 19, 2013, 9 pages. |
U.S. Appl. No. 11/856,695, filed Sep. 17, 2007, Gallium Nitride Diodes and Integrated Components. |
U.S. Appl. No. 14/108,642, filed Dec. 17, 2013, Gallium Nitride Power Devices. |
U.S. Appl. No. 60/971,721, filed Sep. 12, 2007, III-Nitride Bilateral Switches. |
U.S. Appl. No. 60/972,467, filed Sep. 14, 2007, Growing N-Polar III-Nitride Structures. |
U.S. Appl. No. 12/209,504, filed Sep. 12, 2008, Growing N-Polar III-Nitride Structures. |
U.S. Appl. No. 60/972,481, filed Sep. 14, 2007, III-Nitride Devices with Recessed Gates. |
U.S. Appl. No. 61/012,755, filed Dec. 10, 2007, Insulated Gate E-Mode Transistors. |
U.S. Appl. No. 61/028,133, filed Feb. 12, 2008, Bridge Circuits and their Components. |
U.S. Appl. No. 13/887,204, filed May 3, 2013, Bridge Circuits and their Components. |
U.S. Appl. No. 13/954,772, filed Jul. 30, 2013, Enhancement Mode III-N HEMTs. |
U.S. Appl. No. 61/099,451, filed Sep. 23, 2008, Inductive Load Power Switching Circuits. |
U.S. Appl. No. 13/959,483, filed Aug. 5, 2013, Inductive Load Power Switching Circuits. |
U.S. Appl. No. 13/973,890, filed Aug. 22, 2013, Semiconductor Heterostructure Diodes. |
U.S. Appl. No. 14/063,438, filed Oct. 25, 2013, Package Configurations for Low EMI Circuits. |
U.S. Appl. No. 13/756,284, filed Jan. 31, 2013, Methods of Forming Reverse Side Engineered III-Nitride Devices. |
U.S. Appl. No. 12/465,968, filed May 14, 2009, High Voltage III-Nitride Semiconductor Devices. |
U.S. Appl. No. 13/748,907, filed Jan. 24, 2013, Semiconductor Devices with Field Plates. |
U.S. Appl. No. 12/684,838, filed Jan. 8, 2010, Electronic Devices and Components for High Efficiency Power Circuits. |
U.S. Appl. No. 14/058,089, filed Oct. 18, 2013, Semiconductor Electronic Components and Circuits. |
U.S. Appl. No. 12/968,704, filed Dec. 15, 2010, Transistors with Isolated Regions. |
U.S. Appl. No. 12/953,769, filed Nov. 24, 2010, Layer Structures for Controlling Stress of Heteroepitaxially Grown III-Nitride Layers. |
U.S. Appl. No. 13/226,380, filed Sep. 6, 2011, Semiconductor Devices with Guard Rings. |
U.S. Appl. No. 13/019,733, filed Feb. 2, 2011, III-N Device Structures and Methods. |
U.S. Appl. No. 14/102,750, filed Dec. 11, 2013, III-N Device Structures and Methods. |
U.S. Appl. No. 13/040,524, filed Mar. 4, 2011, Semiconductor Diodes with Low Reverse Bias Currents. |
U.S. Appl. No. 13/040,940, filed Mar. 4, 2011, Electrode Configurations for Semiconductor Devices. |
U.S. Appl. No. 61/447,519, filed Feb. 28, 2011, Electronic Components with Reactive Filters. |
U.S. Appl. No. 13/403,813, filed Feb. 23, 2012, Electronic Components with Reactive Filters. |
U.S. Appl. No. 61/568,022, filed Dec. 7, 2011, Semiconductor Modules and Methods of Forming the Same. |
U.S. Appl. No. 13/690,103, filed Nov. 30, 2012, Semiconductor Modules and Methods of Forming the Same. |
U.S. Appl. No. 13/366,090, filed Feb. 3, 2012, Buffer Layer Structures Suited for III-Nitride Devices with Foreign Substrates. |
U.S. Appl. No. 13/405,041, filed Feb. 24, 2012, Semiconductor Power Modules and Devices. |
U.S. Appl. No. 14/134,878, filed Dec. 19, 2013, Semiconductor Power Modules and Devices. |
U.S. Appl. No. 61/621,956, filed Apr. 9, 2012, N-Polar III-Nitride Transistors. |
U.S. Appl. No. 13/859,635, filed Apr. 9, 2013, N-Polar III-Nitride Transistors. |
U.S. Appl. No. 61/765,635, filed Feb. 15, 2013, Electrodes for Semiconductor Devices and Methods of Forming the Same. |
U.S. Appl. No. 61/791,395, filed Mar. 15, 2013, Carbon Doping Semiconductor Devices. |
U.S. Appl. No. 13/799,989, filed Mar. 13, 2013, Enhancement-Mode III-Nitride Devices. |
U.S. Appl. No. 61/807,258, filed Apr. 1, 2013, Gate Drivers for Circuits Based on Semiconductor Devices. |
U.S. Appl. No. 61/844,260, filed Jul. 9, 2013, Multilevel Inverters and their Components. |
U.S. Appl. No. 61/856,573, filed Jul. 19, 2013, III-Nitride Transistor Including a P-Type Depleting Layer. |
U.S. Appl. No. 13/231,308, filed Sep. 13, 2011, III-N Device Structures Having a Non-Insulating Substrate. |
U.S. Appl. No. 14/068,944, filed Oct. 31, 2013, High Power Semiconductor Electronic Components with Increased Reliability. |
U.S. Appl. No. 13/535,094, filed Jun. 27, 2012, Semiconductor Devices with Integrated Hole Collectors. |
U.S. Appl. No. 13/550,445, filed Jul. 16, 2012, Semiconductor Electronic Components with Integrated Current Limiters. |
U.S. Appl. No. 13/551,094, filed Jul. 17, 2012, Contacts for Semiconductor Devices and Methods of Forming the Same. |
U.S. Appl. No. 61/672,723, filed Jul. 17, 2012, Devices and Components for Power Conversion Circuits. |
U.S. Appl. No. 13/803,912, filed Mar. 14, 2013, Devices and Components for Power Conversion Circuits. |
Number | Date | Country | |
---|---|---|---|
20120223319 A1 | Sep 2012 | US |