Claims
- 1. A semiconductor device fabricating process, comprising the steps of:
- ion-implanting impurity ions into a semiconductor substrate to form a shallow ion implant layer in a surface region of the semiconductor substrate;
- annealing the semiconductor substrate by heating the semiconductor substrate which has the shallow ion implant layer to a temperature of 550.degree. C. to 850.degree. C. to reduce point defects but without deepening the shallow ion implant layer;
- radiating a pulsed laser on the semiconductor substrate to activate the implanted ions of the shallow ion implant layer while maintaining the depth of the shallow ion implant layer; and performing said radiating step by a laser beam having an energy density in a range of 650 to 1100 mJ/cm.sup.2.
- 2. A semiconductor device fabricating process according to claim 1 wherein said ion implantation comprises forming an active region of a transistor.
- 3. A semiconductor device fabricating process according to claim 2 wherein said ion implantation includes forming source and drain regions of a field effect transistor.
- 4. A semiconductor device fabricating process according to claim 3 further comprising a doping step for forming a lightly doped region by ion implantation in the semiconductor substrate before the ion implanting step; and an annealing step for annealing the semiconductor substrate by one of furnace annealing and rapid thermal annealing to form a Gaussian distribution of impurity ions in the lightly doped region.
- 5. A semiconductor device fabricating process according to claim 4 wherein said process further comprises forming an anti-reflection film between said ion implantation of said implant layer and said low temperature annealing.
- 6. A semiconductor device fabricating process according to claim 5 wherein said anti-reflection film is an oxide film formed by chemical vapor deposition.
- 7. A semiconductor device fabricating process according to claim 4 wherein said process further comprises forming a polysilicon gate structure before said doping ion implantation.
- 8. A semiconductor device fabricating process according to claim 2 wherein said ion implantation includes forming one of an emitter region and a base region of a bipolar transistor.
- 9. A semiconductor device fabricating process according to claim 8 wherein said process further comprises a base doping for forming said base region extending into said substrate from said surface of said substrate, and said ion implantation includes forming said emitter region in said base region, said emitter region formed by said ion implantation being shallower from said surface of said substrate than said base region.
- 10. A semiconductor device fabricating process according to claim 9 wherein said process further comprises forming said substrate which is an epitaxial substrate comprising an original substrate layer, an epitaxial layer grown on said original substrate layer and a buried layer formed between said original substrate layer and said epitaxial layer, said base and emitter regions being formed in said epitaxial layer.
- 11. A semiconductor device fabricating process according to claim 1 wherein said activating of the implanted ions is achieved by irradiation of the pulsed laser radiation of a wavelength at which a photon absorption coefficient of said semiconductor substrate is greater than 1.times.10.sup.6 cm.sup.-1, with irradiation energy in a range from 650 to 1100 mJ/cm.sup.2.
- 12. A semiconductor device fabricating process according to claim 11 wherein the irradiation of the pulsed laser radiation of said activating of the implanted ions is performed by using one of a ruby laser, a XeF laser, a XeCl laser, a KrF laser and an ArF laser.
- 13. A semiconductor device fabricating process according to claim 1 wherein said annealing temperature is in a range of 600.degree. C. to 700.degree. C.
- 14. A semiconductor device fabricating process as claimed in claim 1 wherein a pulse width of the laser beam is in a range of 20 to 100 nsec.
- 15. A semiconductor device fabricating process according to claim 1 wherein said annealing is carried out for a duration of 30 minutes to 6 hours.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-215325 |
Aug 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/105,154, filed Aug. 12, 1993, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1-187814 |
Jul 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Kwor et al., "Effect of Furnace Preanneal and Rapid Thermal Annealing on Arsenic Implanted Silicon", J. Electr. Soc.; Solid-State Science and Technology, May 1985, pp. 1201-1206. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
105154 |
Aug 1993 |
|