Claims
- 1. A semiconductor device having:
- an external input terminal;
- a first insulated-gate field-effect transistor having a gate oxide which has a predetermined thickness and having a channel formed in a semiconductor substrate;
- a protection resistor connecting the gate of said first insulated-gate field-effect transistor to said external input terminal; and
- a second insulated-gate field-effect transistor having a gate oxide which has a thickness which is substantially the same as said predetermined thickness of said gate oxide of said first insulated field-effect transistor; said second insulated-gate field-effect transistor including a channel formed in the semiconductor substrate, a drain connected directly to the gate of said first insulated-gate field-effect transistor, a gate, and a source, said gate and said source each being connected to ground potential;
- wherein said channel of said second insulated-gate field-effect transistor has a channel width and a channel length, and the ratio of said channel width to said channel length is not less than 12.
- 2. A device according to claim 1, wherein said channel of said second insulated-gate field-effect transistor has a length which is within a range of from about 3 .mu.m to about 10 .mu.m.
- 3. A device according to claim 1, wherein said second insulated-gate field-effect transistor has a resistance in the range of from about 300 ohms to about 500 ohms.
- 4. A semiconductor device as claimed in claim 1, wherein the thickness of the gate oxide of said first and second insulated-gate field-effect transistors is within the range of about 300.ANG. to about 500.ANG..
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-12290 |
Jan 1987 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/096,519, filed Sept. 15th, 1987, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3673427 |
McCoy et al. |
Jun 1972 |
|
4743566 |
Bastiaens et al. |
May 1988 |
|
Foreign Referenced Citations (7)
Number |
Date |
Country |
0055552 |
Jul 1982 |
EPX |
53-121579 |
Oct 1978 |
JPX |
121579 |
Oct 1978 |
JPX |
54-124686 |
Sep 1979 |
JPX |
58-123763 |
Jul 1983 |
JPX |
58-161374 |
Sep 1983 |
JPX |
73375 |
Apr 1985 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Fukuda et al, "ESD Protection Network Evaluation by HMB and CDM(Charged Package Method)," 1986 EOS/ESD Symposium Proceedings, pp. 193-199, Sep. 23, 1986. |
1984 IEEE/IRPS, "Snapback Induced Gate Dielectric Breakdown in Graded Junction MOS Structures," pp. 165-168, Shabde et al., 1984. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
96529 |
Sep 1987 |
|