Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate with a principal surface;
- a field insulating film formed on the principal surface of said semiconductor substrate and defining an active region;
- an insulated gate structure formed in the active region and including a gate insulating film and a first conductive layer;
- a lower capacitor electrode formed on the field insulating film and including a second conductive layer having substantially same composition and thickness as the first conductive layer;
- an insulating film formed on the surfaces of the first and second conductive layers;
- conductive side wall regions formed on side walls of the first and second conductive layers; and an upper capacitor electrode formed on said insulating film on the upper surface of the second conductive layer and made of the same material as the conductive material of said conductive side wall regions.
- 2. A semiconductor device according to claim 1, wherein said semiconductor substrate is made of silicon, and said field oxide film is made of silicon oxide.
- 3. A semiconductor device according to claim 2, wherein said gate insulating film is made of silicon oxide.
- 4. A semiconductor device according to claim 3, wherein said first and second conductive layers are made of doped polycrystalline silicon.
- 5. A semiconductor device according to claim 4, wherein said insulating film is made of silicon oxide film.
- 6. A semiconductor device according to claim 4, wherein said conductive side wall regions are made of polycrystalline silicon, refractory metal, or refractory metal silicide.
- 7. A semiconductor device according to claim 4, wherein said conductive side wall regions are made of polycrystalline silicon, and have a resistivity higher than that of said upper capacitor electrode.
- 8. A semiconductor device according to claim 5, wherein said conductive side wall regions are made of polycrystalline silicon, and have a resistivity higher than that of said upper capacitor electrode.
- 9. A semiconductor device according to claim 5, further comprising a pair of source/drain regions formed on both sides of said insulated gate structure in said semiconductor substrate.
- 10. A semiconductor device according to claim 9, wherein said source/drain regions have a lightly doped drain structure.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-130793 |
May 1995 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/654,833, filed May 29, 1996, U.S. Pat. No. 5,698,463.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
S. Wolf Ph.D., "MOS Devices and NMOS Process Integration", Silicon Processing for The VLSI Era, vol. 2: Process Integration, Lattice Press, Sunset Beach, California, 1990, pp. 354-361. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
654833 |
May 1996 |
|