Claims
- 1. A semiconductor integrated circuit device comprising:
a first MISFET formed on a substrate in a first active region whose periphery is defined by an element isolation trench, wherein a first gate electrode of said first MISFET, which crosses the first active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the first active region, a gate length of the first gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length thereof in a central portion of the first active region, and said first gate electrode in the boundary region covers the entirety of one side extending along a gate-length direction, of the boundary region and parts of two sides thereof extending along a gate-width direction.
- 2. The semiconductor integrated circuit device according to claim 1, wherein a source and drain of said first MISFET comprises an LDD structure having a first conduction-type semiconductor region of a low impurity concentration and a first semiconductor region of a high impurity concentration, and
said substrate having the first MISFET formed thereon includes a pocket region formed thereon comprising a second conduction-type semiconductor region which surrounds the first conduction-type semiconductor region having the low impurity concentration.
- 3. The semiconductor integrated circuit device according to claim 1, wherein said first MISFET is comprised of an enhancement type and constitutes part of a constant voltage generating circuit which generates a voltage lower than a source voltage according to the difference between a threshold voltage of said first MISFET and a threshold voltage of a second MISFET comprised of a depletion type.
- 4. The semiconductor integrated circuit device according to claim 3, wherein said constant voltage generating circuit is a reference voltage generating circuit which constitutes part of peripheral circuits for an SPAM.
- 5. A semiconductor integrated circuit device comprising:
a first MISFET formed on a substrate in a first active region whose periphery is defined by an element isolation trench; and a second MISFET formed on the substrate in a second active region whose periphery is defined by the element isolation trench, wherein a first gate electrode of said first MISFET, which crosses the first active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the first active region, a second gate electrode of said second MISFET, which crosses the second active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the second active region, a gate length of the first gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length thereof in a central portion of the first active region, and a gate length of the second gate electrode in a boundary region defined between the second active region and the element isolation trench is substantially equal to a gate length thereof in a central portion of the second active region.
- 6. The semiconductor integrated circuit device according to claim 5, wherein said first gate electrode in the boundary region defined between said first active region and the element isolation trench covers the whole of one side extending along a gate-length direction, of the boundary region and parts of two sides thereof extending along a gate-width direction.
- 7. The semiconductor integrated circuit device according to claim 5, wherein a threshold voltage of said first MISFET is higher than that of said second MISFET.
- 8. The semiconductor integrated circuit device according to claim 5, wherein the concentration of a threshold voltage control impurity introduced into the substrate in the first active region is higher than that of a threshold voltage control impurity introduced into the substrate in the second active region.
- 9. The semiconductor integrated circuit device according to claim 5, wherein said first MISFET is operated at a current lower than that for said second MISFET.
- 10. A semiconductor integrated circuit device comprising:
a memory cell comprised of a pair of drive MISFETs, a pair of load MISFETs and a pair of transfer MISFETs, said each drive MISFET being formed on a substrate in a first active region whose periphery is defined by an element isolation trench, wherein a gate electrode of said each drive MISFET, which crosses the first active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the first active region, and a gate length of the gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length thereof in a central portion of the first active region.
- 11. The semiconductor integrated circuit device according to claim 10, wherein a gate width of the gate electrode of said each drive MISFET is greater than that of said each load MISFET.
- 12. The semiconductor integrated circuit device according to claim 10, wherein a gate length of the gate electrode of said each drive MISFET is smaller than that of the gate electrode of said each load MISFET.
- 13. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:
(a) forming trenches in a substrate in a region exposed from an insulating film formed on the substrate; (b) forming a silicon oxide film on the insulating film including the interiors of the trenches and thereafter removing the silicon oxide film lying outside said each trench by chemical mechanical polishing with the insulating film as a stopper, thereby forming element isolation trenches in the substrate in the element isolation region; (c) removing the insulating film and thereafter wet-etching the substrate, thereby reducing a step between the surface of said element isolation trench and the surface of the substrate in the active region whose periphery is defined by said element isolation trench; (d) introducing a first impurity for controlling a threshold voltage of a first MISFET into the substrate in the first active region; and (e) forming a first gate electrode of the first MISFET on the substrate in the first active region, said first gate electrode crossing the first active region so as to extend from one end thereof to the other end thereof, having a gate length in a boundary region defined between the first active region and the element isolation trench, which is greater than a gate length thereof in a central portion of the first active region, and covering the whole of one side extending along a gate-length direction, of the boundary region and parts of two sides thereof extending in a gate-width direction.
- 14. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:
(a) forming trenches in a substrate in an element isolation region by dry etching using a resistance-to-oxidation film formed on the substrate as a mask; (b) forming a silicon oxide film on the resistance-to-oxidation film including the interiors of the trenches and thereafter removing the silicon oxide film lying outside said each trench by chemical mechanical polishing with the resistance-to-oxidation film as a stopper, thereby forming element isolation trenches in the substrate in the element isolation region; (c) removing the resistance-to-oxidation film and thereafter wet-etching the substrate, thereby reducing a step between the surface of said element isolation trench and the surface of the substrate in each of the first and second active regions whose peripheries are defined by said element isolation trench; (d) introducing a first impurity for controlling a threshold voltage of a first MISFET into the substrate in the first active region and introducing a second impurity for controlling a threshold voltage of a second MISFET into the substrate in the second active region; and (e) forming a first gate electrode of the first MISFET on the substrate in the first active region, said first gate electrode crossing the first active region so as to extend from one end thereof to the other end thereof and having a gate length in a boundary region defined between the first active region and the element isolation trench, which is greater than a gate length thereof in a central portion of the first active region, and forming a second gate electrode of the second MISFET on the substrate in the second active region, said second gate electrode crossing the second active region so as to extend from one end thereof to the other end thereof and having a gate length in a boundary region defined between the second active region and the element isolation trench, which is substantially equal to a gate length in a central portion of the second active region.
- 15. The method according to claim 14, wherein said first gate electrode in the boundary region defined between said first active region and the element isolation trench covers the whole of one side extending along a gate-length direction, of the boundary region and parts of two sides thereof extending along a gate-width direction.
- 16. The method according to claim 14, wherein the concentration of the first impurity introduced into the substrate in the first active region is set higher than that of the second impurity introduced into the substrate in the second active region.
- 17. A semiconductor integrated circuit device comprising:
a first MISFET formed on a substrate in a first active region whose periphery is surrounded by an element isolation trench; and a second MISFET formed on the substrate in a second active region whose periphery is defined by the element isolation trench, wherein a first gate electrode of said first MISFET, which crosses the first active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the first active region, a second gate electrode of said second MISFET, which crosses the second active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the second active region, a gate length of the first gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length thereof in a central portion of the first active region, and a gate length of the first gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length of the second gate electrode in a boundary region defined between the second active region and the element isolation trench.
- 18. The semiconductor integrated circuit device according to claim 1, further including a second MISFET formed on the substrate in a second active region whose periphery is defined by the element isolation trench, and
wherein a second gate electrode of said second MISFET, which crosses the second active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the second active region, a gate length of the second gate electrode in a boundary region defined between the second active region and the element isolation trench is greater than a gate length in a central portion of the second active region, said second gate electrode in the boundary region covers the whole of one side extending in a gate-length direction, of the boundary region, and parts of two sides thereof extending in a gate-width direction, said first active region is formed in a first well region of a first conduction type, said second active region is formed in a second well region of a first conduction type, said first well region is enclosed on all sides with a third well region of a conduction type opposite to the conduction type of the first well region, said second well region is enclosed on all sides with a fourth well region of a conduction type opposite to the conduction type of the second well region, said first well region and said second well region are formed electrically separately from each other, and said first MISFET and said second MISFET are connected in series and constitute a voltage generating circuit.
- 19. A semiconductor integrated circuit device comprising:
a first MISFET formed on a substrate in a first active region whose periphery is defined by an element isolation trench; and a second MISFET formed on the substrate in a second active region whose periphery is defined by the element isolation trench, wherein a first gate electrode of said first MISFET, which crosses the first active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the first active region, a gate length of the first gate electrode in a boundary region defined between the first active region and the element isolation trench is greater than a gate length in a central portion of the first active region, said first gate electrode in the boundary region covers the whole of one side extending in a gate-length direction, of the boundary region, and parts of two sides thereof extending in a gate-width direction, a second gate electrode of said second MISFET, which crosses the second active region so as to extend from one end thereof to the other end thereof, is formed on the substrate in the second active region, a gate length of the second gate electrode in a boundary region defined between the second active region and the element isolation trench is greater than a gate length in a central portion of the second active region, said second gate electrode in the boundary region covers the whole of one side extending in a gate-length direction, of the boundary region, and parts of two sides thereof extending in a gate-width direction, said first active region is formed in a first well region of a first conduction type, said second active region is formed in a second well region of a first conduction type, and said first well region and said second well region are formed electrically separately from each other.
- 20. The semiconductor integrated circuit device according to claim 19, wherein said first MISFET and said second MISFET are connected in series.
- 21. The semiconductor integrated circuit device according to claim 20, wherein said first MISFET and said second MISFET constitute a voltage generating circuit.
- 22. The semiconductor integrated circuit device according to claim 19, wherein said first well region is enclosed on all sides with a third well region of a conduction type opposite to the conduction type of the first well region,
said second well region is enclosed on all sides with a fourth well region of a conduction type opposite to the conduction type of the second well region, and said first well region and said second well region are formed electrically separately from each other within the substrate of the first conduction type.
- 23. The semiconductor integrated circuit device according to claim 22, wherein said first MISFET and said second MISFET are respectively enhancement types.
- 24. The semiconductor integrated circuit device according to claim 22, wherein said first MISFET and said second MISFET are respectively depletion types.
- 25. The semiconductor integrated circuit device according to claim 22, wherein said first MISFET and said second MISFET are connected in series and constitute a voltage generating circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-024465 |
Feb 2000 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 09/774,717, filed Feb. 1, 2001, the entire disclosure of which is hereby incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09774717 |
Feb 2001 |
US |
Child |
10359678 |
Feb 2003 |
US |