Claims
- 1. A method for manufacturing a semiconductor integrated circuit device comprising an SRAM including memory cells each having a flip-flop circuit containing a pair of drive MISFETs and a pair of load MISFETs, said method comprising the steps of:
(a) providing a semiconductor substrate having a major face, over which individual gate electrodes of said drive MISFETs and said load MISFETs are located; (b) forming a first layer of conductive material over said gate electrodes, forming from said first layer one of a pair of local wiring lines cross-connecting a pair of input/output terminals of said flip-flop circuit; and (c) forming a second layer of conductive material over said one of a pair of local wiring lines, forming from said second layer the other of said pair of local wiring lines.
- 2. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 1, wherein the other of the pair of local wiring lines is formed partially over the one of the pair of local wiring lines.
- 3. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 2, wherein said one of the pair of local wiring lines is formed over said individual gate electrodes.
- 4. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 1, wherein each memory cell also has a pair of transfer MISFETs, and wherein gate electrodes of said transfer MISFETs are also provided over said major face.
- 5. A method for manufacturing a semiconductor integrated circuit device comprising an SRAM including memory cells each having a flip-flop circuit containing a pair of drive MISFETs and a pair of load MISFETs, comprising the steps of:
(a) providing a semiconductor substrate having a major face, over which individual gate electrodes of said drive MISFETs and said load MISFETs are located; (b) forming one of a pair of local wiring lines, cross-connecting a pair of input/output terminals of said flip-flop circuit, over said gate electrodes; (c) forming the other of said pair of local wiring lines by patterning a third conductive film deposited over said one of said pair of local wiring lines; (d) forming side wall spacers on individual side walls of said gate electrodes and the one and the other of said pair of local wiring lines, by etching a first insulating film deposited over the other of said pair of local wiring lines; and (e) forming connection holes reaching at least one of (i) source regions of said drive MISFETs and (ii) source regions of said load MISFETs, by depositing a second insulating film having an etching rate greater than that of said first insulating film over the other of said pair of local wiring lines, on which said side wall spacers are formed.
- 6. A method for manufacturing a semiconductor integrated circuit device comprising an SRAM including memory cells each having a flip-flop circuit containing a pair of drive MISFETs and a pair of load MISFETs, comprising the steps of:
(a) providing a semiconductor substrate having a major face, over which individual gate electrodes of said drive MISFETs and said load MISFETs are located; (b) forming one of a pair of local wiring lines cross-connecting a pair of input/output terminals of said flip-flop circuit over said gate electrodes; (c) forming the other of said pair of local wiring lines by patterning a third conductive film deposited over said one of the pair of said local wiring lines; and (d) forming connection holes, reaching source regions of said drive MISFETs and said load MISFETs, and reaching side wall spacers of a first insulating film on individual side walls of said gate electrodes and on the one and the other of said pair of local wiring lines, said forming connection holes including depositing said first insulating film over the other of said pair of local wiring lines and then depositing a second insulating film, of an etching rate greater than that of said first insulating film, over said first insulating film.
- 7. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 6, wherein said first insulating film deposited has a thickness larger than (1) a registration allowance of said gate electrodes and said connection holes, (2) a registration allowance of the one of said pair of local wiring lines and said connection holes, and (3) a registration allowance of the other of said pair of local wiring lines and said connection holes.
- 8. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 6, wherein said first insulating film and said second insulating film are etched so as to form said connection holes, a remaining portion of the first insulating film providing the side wall spacers.
- 9. A method for manufacturing a semiconductor integrated circuit device comprising an SRAM including memory cells each having a flip-flop circuit containing a pair of drive MISFETs and a pair of load MISFETs, comprising the steps of:
(a) providing a semiconductor substrate having a major face, over which individual gate electrodes of said drive MISFETs, said load MISFETs are located; (b) forming gate electrode side wall spacers on individual side walls of said gate electrodes, said gate electrode side wall spacers being formed of a first insulating material; (c) forming a pair of local wiring lines cross-connecting a pair of input/output terminals of said flip-flop circuit, over said gate electrodes and over said gate electrode side wall spacers; (d) forming local wiring line side wall spacers on side walls of said pair of local wiring lines, said side walls of said pair of local wiring lines extending over the gate electrodes, the local wiring line side wall spacers on side walls of said pair of local wiring lines being made of a second insulating material; and (e) forming connection holes reaching at least one of (i) source regions of said drive MISFETs and (ii) source regions of said load MISFETs, by depositing an insulating film of a third insulating material which has an etching rate greater than those of the first and second insulating materials, on said pair of local wiring lines, and etching said third insulating material.
- 10. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 9, wherein the pair of local wiring lines respectively are provided so as to overlap each other, a dielectric film being formed therebetween, the pair of local wiring lines and the dielectric film forming a capacitor element.
- 11. A method for manufacturing a semiconductor integrated circuit device as set forth in claim 9, wherein said gate electrodes are all formed from a first layer of conductive material overlying the semiconductor substrate, one of the pair of local wiring lines is formed from a second layer of conductive material further from the semiconductor substrate than the first layer, and the other of the pair of local wiring lines is formed from a third layer of conductive material further from the semiconductor substrate than the second layer.
- 12. A semiconductor integrated circuit device, comprising:
a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET:
a dielectric film formed on said first conductive film and having a thickness less than that of said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover said first conductive film.
- 13. A semiconductor integrated circuit device according to claim 12, wherein said dielectric film includes a silicon nitride film.
- 14. A semiconductor integrated circuit device according to claim 12, wherein the semiconductor integrated circuit device includes a local wiring line which is comprised of said first conductive film.
- 15. A semiconductor integrated circuit device according to claim 12, further comprising:
a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 16. A semiconductor integrated circuit device, comprising:
a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on the gate electrodes of said first n-channel MISFET and said second n-channel MISFET and said first p-channel MISFET and said second p-channel MISFET; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover an upper surface of said first conductive film.
- 17. A semiconductor integrated circuit device according to claim 16, wherein said second conductive film is a nitride film.
- 18. A semiconductor integrated circuit device according to claim 16, wherein the semiconductor integrated circuit device includes a local wiring line which is comprised of said first conductive film.
- 19. A semiconductor integrated circuit device according to claim 16, further comprising:
a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 20. A semiconductor integrated circuit device, comprising:
a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on the gate electrodes of said first n-channel MISFET and said second n-channel MISFET and said first p-channel MISFET and said second p-channel MISFET; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film and having a thickness less than that of said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, wherein said first conductive film is comprised of a metal film containing a refractory metal, and wherein said second conductive film is comprised of a metal film containing a refractory metal.
- 21. A semiconductor integrated circuit device according to claim 20, wherein said second conductive film is comprised of a titanium nitride film or a tungsten film.
- 22. A semiconductor integrated circuit device according to claim 21, wherein said first conductive film is comprised of a titanium nitride film or a tungsten film.
- 23. A semiconductor integrated circuit device according to claim 20, wherein said first conductive film is comprised of a titanium nitride film or a tungsten film.
- 24. A semiconductor integrated circuit device according to claim 20, further comprising:
a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 25. A semiconductor integrated circuit device according to claim 20, wherein a local wiring line is comprised of said first conductive film.
- 26. A semiconductor integrated circuit device, comprising:
a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on the gate electrodes of said first n-channel MISFET and said second n-channel MISFET and said first p-channel MISFET and said second p-channel MISFET; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, wherein said first conductive film is comprised of a metal film containing refractory metal, and wherein said second conductive film is comprised of a metal film containing a refractory metal.
- 27. A semiconductor integrated circuit device according to claim 26, wherein said second conductive film is comprised of a titanium nitride film or a tungsten film.
- 28. A semiconductor integrated circuit device according to claim 27, wherein said first conductive film is comprised of a titanium nitride film or a tungsten film.
- 29. A semiconductor integrated circuit device according to claim 26, wherein said first conductive film is comprised of a titanium nitride film or a tungsten film.
- 30. A semiconductor integrated circuit device according to claim 26, further comprising:
a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 31. A semiconductor integrated circuit device according to claim 26, wherein the semiconductor integrated circuit device includes a local wiring line which is comprised of said first conductive film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-35872 |
Feb 1996 |
JP |
|
8-5487 |
Jan 1996 |
JP |
|
Parent Case Info
[0001] This application is a Divisional application of application Ser. No. 08/784,998, filed Jan. 17, 1997, the contents of which are incorporated herein by reference in their entirety.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09025731 |
Feb 1998 |
US |
Child |
09753515 |
Jan 2001 |
US |
Parent |
08784998 |
Jan 1997 |
US |
Child |
09025731 |
Feb 1998 |
US |