Claims
- 1. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET: a dielectric film formed on said first conductive film and having a thickness less than that of said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover said first conductive film.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said dielectric film includes a silicon nitride film.
- 3. A semiconductor integrated circuit device according to claim 1, wherein the semiconductor integrated circuit device includes a local wiring line which is comprised of said first conductive film.
- 4. A semiconductor integrated circuit device according to claim 1, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 5. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on the gate electrodes of said first n-channel MISFET and said second n-channel MISFET and said first p-channel MISFET and said second p-channel MISFET; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover an upper surface of said first conductive film.
- 6. A semiconductor integrated circuit device according to claim 5, wherein said second conductive film is a nitride film.
- 7. A semiconductor integrated circuit device according to claim 5, wherein the semiconductor integrated circuit device includes a local wiring line which is comprised of said first conductive film.
- 8. A semiconductor integrated circuit device according to claim 5, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 9. A semiconductor integrated circuit device according to claim 1, wherein said second conductive film is formed to extend over said drain region of said first p-channel MISFET and said drain region of said first n-channel MISFET.
- 10. A semiconductor integrated circuit device according to claim 5, wherein said second conductive film is formed to extend over said drain region of said first p-channel MISFET and said drain region of said first n-channel MISFET.
- 11. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film, being formed of a different level layer from that of said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film, being formed of a different level layer from that of said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover an upper surface of said first conductive film.
- 12. A semiconductor integrated circuit device according to claim 11, wherein said second conductive film is formed to extend over said drain region of said first p-channel MISFET and said drain region of said first n-channel MISFET.
- 13. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film, being formed of a different level layer from that of said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film and having a thickness less than that of said first conductive film; and a second conductive film formed on said dielectric film, being formed of a different level layer from that of said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film to substantially completely cover said first conductive film.
- 14. A semiconductor integrated circuit device according to claim 13, wherein said second conductive film is formed to extend over said drain region of said first p-channel MISFET and said drain region of said first n-channel MISFET.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-5487 |
Jan 1996 |
JP |
|
8-35872 |
Feb 1996 |
JP |
|
Parent Case Info
This application is a Divisional application of application Ser. No. 09/025,731, filed Feb. 18, 1998, now U.S. Pat. No. 6,171,892, which is a Divisional application of application Ser. No. 08/784,998, filed Jan. 17, 1997 now U.S. Pat. No. 5,798,551, the contents of which are incorporated herein by reference in their entirety.
US Referenced Citations (20)
Foreign Referenced Citations (2)
Number |
Date |
Country |
04279056 |
Oct 1992 |
JP |
6166296 |
Jun 1994 |
JP |