Claims
- 1. An arrangement in a semiconductor memory device having a main power supply line and a subpower supply line, for controlling voltage level on said subpower supply line, comprising:circuit means for comparing a voltage on said subpower supply line and a reference voltage; circuit means for adjusting voltage level of said subpower supply line by generating a current flow between said main power supply line and said subpower supply line, in accordance with a result of said comparison; and circuit means for separating said main power supply line from said subpower supply line, for inhibiting voltage level adjusting operation on said subpower supply line in accordance with said result of comparison, when a data holding mode for holding stored data is designated in said semiconductor memory device.
Priority Claims (3)
Number |
Date |
Country |
Kind |
6-121299 |
Jun 1994 |
JP |
|
6-320102 |
Dec 1994 |
JP |
|
7-023590 |
Feb 1995 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 10/047,104, filed Jan. 17, 2002; U.S. Pat. No. 6,525,984 which is a divisional of application Ser. No. 09/846,223, filed May 2, 2001; U.S. Pat. No. 6,341,098 which is a divisional of application Ser. No. 09/497,199, filed Feb. 3, 2000, now U.S. Pat. No. 6,246,625; which is a divisional of application Ser. No. 09/317,860, filed May 25, 1999, now U.S. Pat. No. 6,134,171; which is a divisional of application Ser. No. 08/953,728, filed Oct. 17, 1997, now U.S. Pat. No. 5,959,927; which is a divisional of application Ser. No. 08/820,545, filed Mar. 19, 1997, now U.S. Pat. No. 5,726,946; which is a continuation of application Ser. No. 08/458,583, filed Jun. 2, 1995, now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (4)
Entry |
“Switched-Source-Impedance CMOS Circuit for Low Standby Subthreshold Current Giga-Scale LSI's”, by Masashi Horiguchi et al., 1993 Symposium on VLSI Circuit, Digest of Technical Papers, pp. 47-48. |
“Stand-by/Active Mode Logic for Sub-1 V 1G/4Gb DRAMS”, by Daisaburo Takashima et al., 1993 Symposium on VLSI Circuit, Digest of Technical Papers, pp. 83-84. |
“A Testing Technique for ULSI Memory with On-chip Voltage Down Converter”, by Masaki Tsukude et al., International Test Conference 1992, pp. 615-622. |
“IV High-Speed Digital Circuit Technology with 0.5 μ Multi-Threshold CMOS”, by Mutoh et al., IEEE pp. 186-189. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/458583 |
Jun 1995 |
US |
Child |
08/820545 |
|
US |