Claims
- 1. A semiconductor integrated circuit device comprising a stacked structure formed on a single substrate including a lower layer and an upper layer on said single substrate and separated from each other by an insulation layer,
- said lower layer comprising a general purpose integrated circuit having a user invariable circuit structure,
- said upper layer comprising an integrated circuit having a user variable circuit structure, wherein any user variable circuit structure is only comprised by said upper layer,
- said lower layer and said upper layer including connection nodes at predetermined corresponding locations,
- said insulation layer including holes at predetermined locations corresponding to said connection nodes, and
- means for electrically connecting corresponding connection nodes respectively of said lower layer and said upper layer through said corresponding holes in said insulation layer,
- wherein said upper layer includes a structured gate array.
- 2. A semiconductor integrated circuit device comprising a stacked structure formed on a single substrate including a lower layer and an upper layer on said single substrate and separated from each other by an insulation layer,
- said lower layer comprising a general purpose integrated circuit having a user invariable circuit structure,
- said upper layer comprising an integrated circuit having a user variable circuit structure, wherein any user variable circuit structure is only comprised by said upper layer,
- said lower layer and said upper layer including connection nodes at predetermined corresponding location,
- said insulation layer including holes at predetermined locations corresponding to said connection nodes, and
- means for electrically connecting corresponding connection nodes respectively of said lower layer and said upper layer through said corresponding holes in said insulation layer,
- wherein said lower layer and said upper layer are electrically connected through bonding pads provided in the lower layer.
- 3. The semiconductor integrated circuit device according to claim 1, wherein said lower layer and said upper layer are electrically connected through bonding pads provided in the first layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-187960 |
Jul 1987 |
JPX |
|
Parent Case Info
This application is a Continuation; application of application Ser. No. 224,412, filed Jul. 26, 1988 now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Proceedings of the IEEE: "Three-Dimensional IC Trands" by Y. Akasaka, vol. 74, No. 12, Dec. 1982, pp. 1703-1714. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
224412 |
Jul 1988 |
|