Claims
- 1. A method of manufacturing a semiconductor integrated circuit device having a series gate matrix in which insulated field effect transistors are arranged in rows and columns and are serially connected in each row, comprising the steps of:
- (a) forming an insulating layer on the surface of a semiconductor substrate of a first conductivity type, said insulating layer having a plurality of substantially parallel slots forming relatively thin insulating portions, and relatively thick insulating portions between adjacent slots, said slots extending along a row direction;
- (b) selectively forming a masking layer on said thin and thick insulating portions to expose predetermined areas of said thin insulating portions;
- (c) introducing an impurity of a second conductivity type, opposite to said first conductivity type, into surface portions of said substrate beneath said thin insulating portions through said exposed areas by using said thick insulating portions and masking layer as a mask to form a plurality of first semiconductor regions of said second conductivity type being self-aligned with said slots;
- (d) selectively forming a plurality of gate electrode strips spaced from each other on the thin and thick portions of said insulating layer, along a column direction being substantially perpendicular to said slots, some of which said strips overlie said surface portions of said substrate; and
- (e) introducing an impurity of said second conductivity type into selected regions of the surface of said substrate between adjacent ones of said strips by using said strips in said slot of each row and parts of said thick insulating portions not covered with said strips as a mask to form a plurality of second semiconductor regions of said second conductivity type, being self-aligned with said strips and slots, adjacent ones of said second semiconductor regions in each row respectively serving as a source and a drain for an insulated field effect transistor having said strip located therebetween as a gate, each of said first semiconductor regions serving as a conductive path between adjacent second semiconductor regions which interpose each such first semiconductor region therebetween.
- 2. A method according to claim 1, wherein said gate electrode strips are made of polycrystalline silicon.
- 3. A method according to claim 2, wherein said substrate is a silicon substrate and said insulating layer is an SiO.sub.2 layer.
- 4. A method according to claim 1, wherein said step (c) is carried out by implantation of the impurity of said second conductivity type.
- 5. A method according to claim 1, wherein said step (a) is carried out by forming a first, relatively thick insulating layer on the surface of the substrate, removing parts of said first insulating layer in the shape of and in the position of said slots and forming relatively thin insulating layers in said slots.
- 6. A method according to claim 1, wherein said impurity introduced in step (c) and the impurity introduced in step (3) are the same impurity.
- 7. A method according to claim 1, wherein said step (e) is carried out by removing said thin insulating portions on said selected regions of the surface of said substrate to form exposed selected regions and by diffusing said impurity into said exposed selected regions.
- 8. A method according to claim 1, wherein a phosphosilicate glass layer is formed over the surface of the substrate resulting after step (e).
- 9. A method according to claim 1, wherein each of said first semiconductor regions, between adjacent second semiconductor regions, constitutes a channel region for an insulated field effect transistor having the adjacent second semiconductor regions as source and drain regions therefor.
- 10. A method of manufacturing a semiconductor integrated circuit device having a series gate matrix in which insulated field effect transistors are arranged in rows and columns, and are serially connected in each row, comprising the steps of:
- (a) selectively forming a field oxide film having a plurality of parallel narrow slots along a row direction on the surface of a semiconductor substrate of a first conductivity type;
- (b) forming a plurality of gate oxide films in said parallel narrow slots and on the surface of said semiconductor substrate;
- (b) selectively forming a masking layer on said gate and field oxide films to expose predetermined areas of said gate oxide films;
- (d) introducing an impurity of a second conductivity type, opposite to said first conductivity type, into surface portions of said substrate beneath said gate oxide film through said exposed areas by using said field oxide film and masking layer as a mask to form a plurality of first semiconductor regions of said second conductivity type being self-aligned with said slots;
- (e) selectively forming a plurality of polycrystalline silicon strips spaced from each other along a column direction on said gate and field oxide films, some of which strips overlie said first semiconductor regions; and
- (f) introducing an impurity of said second conductivity type into surface portions surrounded with said field oxide film and strips by using said strips and parts of said field oxide film not covered with said strips as a mask to form a plurality of second semiconductor regions of said second conductivity type being self-aligned with said strips and slots, adjacent ones of said second semiconductor regions in each row, respectively, serving as a source and a drain for an insulated field effect transistor having said strip located therebetween as a gate, each of said first semiconductor regions serving as a conductive path between adjacent second semiconductor regions which interpose each such first semiconductor region therebetween.
- 11. A method according to claim 10, wherein said step (d) is carried out by implantation of the impurity of the second conductivity type.
- 12. A method according to claim 11, wherein said step (f) is carried out by removing said gate oxide films formed on said surface portions of said substrate to form exposed surface portions and by diffusing said impurity into said exposed surface portions.
- 13. A method according to claim 10, wherein each of said first semiconductor regions constitutes a channel region for an insulated field effect transistor having the adjacent second semiconductor regions as source and drain regions therefor.
- 14. A method according to claim 10, wherein a phosphosilicate glass is formed over the surface of the substrate resulting after the step (f).
Priority Claims (1)
Number |
Date |
Country |
Kind |
50-107350 |
Sep 1975 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 327,119, filed Dec. 3, 1981, now abandoned, which is a divisional application of application Ser. No. 141,574, filed Apr. 18, 1980, now U.S. Pat. No. 4,365,263, which is a continuation of application Ser. No. 634,772, filed Nov. 24, 1975, now abandoned.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
Parent |
141574 |
Apr 1980 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
327119 |
Dec 1981 |
|
Parent |
634772 |
Nov 1975 |
|