Claims
- 1. A semiconductor integrated circuit device comprising:a PMOS transistor formed in a N-type well; an NMOS transistor formed in a P-type well; a plurality of contact holes for connecting a first-layer metal line layer with gate electrodes and diffusion layers of said PMOS and NMOS transistors; and a plurality of electrical conductive layers embedded in said plurality of contact holes respectively, said electrical conductive layer and said first-layer metal line layer being formed using different layers, respectively, wherein said plurality of contact holes are completely embedded with said electrical conductive layer, the height of the upper surface of an insulating film in which said plurality of contact holes is formed is the same as the height of the upper surface of said electrical conductive layer, said first layer metal line layer is formed on the flat surface constituted by said insulating film and said electrical conductive layer, the heights of middle portions of said plurality of electrical conductive layers are the same, said plurality of contact holes have at least two types of plane configurations, the lengths of one side of said plurality of contact holes existing on said semiconductor integrated circuit device are the same; and the lengths of said one side of said plurality of contact holes are the same or shorter than the lengths of another side of said plurality of contact holes.
- 2. A semiconductor integrated circuit device as claimed in claim 1, wherein at least one contacting means for connecting said gate electrodes to said diffusion layers is provided only by electrical conductive layers embedded in said plurality of contact holes.
- 3. A semiconductor integrated circuit device as claimed in claim 1, wherein sources or drains of said transistors are wired by using at least said electrical conductive layers embedded in said plurality of contact holes.
- 4. A semiconductor integrated circuit device as claimed in claim 1, wherein an area of a contact hole connected to a diffusion layer of a source of said transistor is larger than an area of a contact hole connected to a diffusion layer of a drain of said transistor.
- 5. A semiconductor integrated circuit device as claimed in claim 1, wherein said wells are wired by using at least said electrical conductive layers embedded in said plurality of contact holes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-318694 |
Nov 1998 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/436,500, filed Nov. 9, 1999, now abandoned. This application is related to U.S. Ser. No. 10/303,024, filed Nov. 25, 2002.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5278436 |
Asahina et al. |
Jan 1994 |
A |
5541434 |
Nicholls et al. |
Jul 1996 |
A |
5564572 |
Iwashige et al. |
Oct 1996 |
A |
5767546 |
Williams et al. |
Jun 1998 |
A |
5990507 |
Mochizuki et al. |
Nov 1999 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
10-154756 |
Sep 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/436500 |
Nov 1999 |
US |
Child |
10/442156 |
|
US |