Claims
- 1. A semiconductor device comprising:a plurality of memory banks having a plurality of memory cells, bit lines and word lines; a plurality of sense amplifiers coupled to said plurality of memory cells; and a memory controller for controlling and issuing commands to said plurality of memory banks in response to commands from a CPU; wherein the sequence of the data read out from the memory bank is different from the sequence of the corresponding address received from said CPU by said memory controller.
- 2. The semiconductor device according to claim 1, wherein said memory cells are DRAM cells.
- 3. The semiconductor device according to claim 1, further comprising:a global bit line extending in a first direction crossing said plurality of memory banks; wherein each memory bank has a plurality of bit lines extending in said first direction.
- 4. The semiconductor device according to claim 1, wherein said sequence of the data read out from the memory bank is set in an order that data read out from the same word line are continuous.
- 5. The semiconductor device according to claim 1, further comprising:a circuit to form a correspondence between the received address and data read out from the memory bank.
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/826,004, filed Apr. 5, 2001 now U.S. Pat. No. 6,404,694; which is a continuation application of U.S. Ser. No. 09/367,544, filed Aug. 16, 1999, now U.S. Pat. No. 6,229,752; which is a 371 of PCT/JP97/00410, filed Feb. 17, 1997.
US Referenced Citations (18)
Foreign Referenced Citations (7)
Number |
Date |
Country |
60-258792 |
Dec 1985 |
JP |
5-274879 |
Oct 1993 |
JP |
5-325544 |
Dec 1993 |
JP |
7-211062 |
Aug 1995 |
JP |
8-96570 |
Apr 1996 |
JP |
8-301538 |
Nov 1996 |
JP |
8-335390 |
Dec 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
IS 1996 IEEE International Solid-State Circuits Conference, “A Multimedia 32b RISC Microprocessor with 16Mb DRAM”, T. Shimizu, pp. 216-217. |
1996 Symposium on VLSI Circuits Digest of Technical Papers, “A Modular Architecture for a 6.4-Gbyte/s, 8-Mbit Media Chip”, pp. 42-43. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/826004 |
Apr 2001 |
US |
Child |
10/128254 |
|
US |
Parent |
09/367544 |
|
US |
Child |
09/826004 |
|
US |