The present application claims priority under 35 U.S.C. §119(a) to Korean application number 10-2010-0086398, filed on Sep. 3, 2010, in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety.
1. Technical Field
The present invention relates generally to a semiconductor integrated circuit, and more particularly to a semiconductor memory apparatus having a power mesh structure.
2. Related Art
The operating voltages needed to access data in a semiconductor memory apparatus may include external power supply voltage, ground voltage, internal power supply voltage, reference voltage, and high voltage. The operating voltages are transferred to the cell regions of a semiconductor memory apparatus through power lines.
With high integration density and storage capacity continuing to increase, the number of signal lines needed in a semiconductor memory also increases. The signal lines are arranged mostly in a cell array region. The power lines for transferring power are arranged to extend horizontally and vertically in the peripheral circuit regions on the peripheries of the cell array region. The power lines are arranged in a meshed structure, in which the power lines having the same level are coupled to each other through via contacts.
On the other hand, in a semiconductor memory apparatus, a cell plate electrode in a capacitor is formed over the area of a memory cell block (for example, a bank) having a plurality of mats. Plate power mesh lines that are coupled to cell plate electrode are arranged to extend in the word line direction and the bit line direction on the bottom or top surface of the cell plate electrode.
Accordingly, the plate power mesh lines are arranged to extend across the mats constituting a memory cell block.
However, because the plate power mesh lines are extended throughout the entire memory cell block, the plate power mesh lines are vulnerable against noise.
Specifically, when activating a specific word line, a plate voltage may be susceptible to change due to coupling with a bit line holding a signal level for data.
Furthermore, such plate voltage variations could be transferred along the plate power mesh lines arranged parallel to word lines extending to an adjacent mat and could influence the plate electrode in the adjacent mat.
In an embodiment of the present invention, a semiconductor integrated circuit includes: a cell block including a plurality of cell mats having a plurality of word lines and a plurality of bit lines perpendicular to the plurality of word lines; a cell plate electrode disposed over an area of the cell block; and a plate power mesh line including a first plate power mesh line electrically connected to the cell plate electrode while extending in a direction parallel to the word lines, and a second plate power mesh line extending in a direction parallel to the bit lines, wherein the first plate power mesh line includes at least one cutting part.
In another embodiment of the present invention, a semiconductor integrated circuit includes a cell block including a plurality of cell mats having a plurality of word lines and a plurality of bit lines perpendicular to the plurality of word lines; a cell plate electrode disposed over an area of the cell block; and a plate power mesh line electrically connected to the cell plate electrode and extending in a direction parallel to the bit lines.
Features, aspects, and embodiments are described in conjunction with the attached drawings, in which:
Hereinafter, a semiconductor integrated circuit according to exemplary embodiments of the present invention will be described below with reference to the accompanying drawings.
Referring to
In the cell block 100, sub-word line driver areas 120 are positioned on respective sides of the cell mats 110, which are perpendicular to the word line extension direction WL, and sense amp array areas 130 are positioned on respective sides of the cell mats 110, which are perpendicular to the bit lines. Reference numeral 140 denotes a cross area.
The cell mat includes the plurality of unit memory cells as described above. Each memory cell may include switching transistors (not shown) and capacitors (not shown). A switching transistor of a memory cell is connected between a word line and a bit line, and a capacitor is provided in a space surrounded by the word lines and the bit lines, so that the unit memory cell according to an embodiment of the present invention may have an area of 4F2. Nevertheless, the present invention is not limited thereto, and the present invention may be applied to, for example, 6F2 and 8F2. The ‘F’ denotes a minimum feature size.
Referring to
One storage electrode ST may be formed every unit cell memory, and the plate electrode 150 may be formed to cover one bank, that is, the entire cell block 100. That is, the plate electrode 150 may be formed to simultaneously cover the plurality of the cell mats 110 including the plurality of the unit memory cells. The dielectric includes an insulation layer interposed between the storage electrodes ST and the plate electrode 150.
The storage electrode ST is configured to receive an electrical signal through a storage node contact section (not shown) electrically connected to an active region of one side of the word line WL, that is, a source region (not shown).
The bit line BL, being substantially perpendicular to the word line WL, is configured to be electrically connected to an active region of the other side of the word line WL, that is, a drain region (not shown)
The plate electrode 150 is configured to be electrically connected to a plate power mesh line 160 (see
Referring to
For example, as shown in
Although not shown in
Although the first plate power mesh line 160a has at least one cutting part 170, the plate voltage Vcp can be easily transferred throughout the plate electrode 150 since the first plate power mesh line 160a is electrically connected to the second plate power mesh line 160b formed above or below the first plate power mesh line 160a through the contact part 210.
A plate voltage generation unit 250 is electrically connected to the second plate power mesh line 160b formed relatively above the plate voltage generation unit 250, thereby providing the plate voltage Vcp to the plate electrode 150.
As described above, noise is not transferred to a cell mat from an adjacent cell mat since the first plate power mesh line 160a extending in parallel to the word line is partially cut, and thus the noise from an adjacent mat is substantially prevented from being introduced.
It should noted that it is possible to omit a first plate power mesh line 160a in an embodiment of the present invention as shown in
As shown in
As described in detail above, according to an embodiment of the invention, the plate voltage line, which is parallel to the word line and causes the transfer of noise, has at least one cutting part. Consequently, transfer of noise to an adjacent cell mat is blocked, by which a plate voltage can be stably supplied and thus data retention time is ensured.
While certain embodiments have been described above, it will be understood to those skilled in the art that the embodiments described are by way of example only. Accordingly, the semiconductor integrated circuit described herein should not be limited based on the described embodiments. Rather, the semiconductor integrated circuit described herein should only be limited in light of the claims that follow when taken in conjunction with the above description and accompanying drawings.
Number | Date | Country | Kind |
---|---|---|---|
10-2010-0086398 | Sep 2010 | KR | national |