Claims
- 1. A semiconductor device comprising:a plurality of first DRAM memory cells each having a first transistor; a plurality of second DRAM memory cells each having a second transistor; a plurality of first word lines coupled to the gates of said first transistors; a plurality of second word lines coupled to the gates of said second transistors; a plurality of first word drivers driving said first word lines; a plurality of second word drivers driving said second word lines; a plurality of data lines; a first power supply line which supplies operating voltage to said first word drivers; and a second power supply line which supplies operating voltage to said second word drivers; wherein said first and second transistors share diffusion regions which are coupled to said data lines through a contact, wherein each of said first word lines is placed between two of said second word lines, wherein said first and second DRAM memory cells are placed between said first and second power supply lines, and wherein the minimum distance between each said contact and said first word line, coupled to the first transistor whose shared diffusion region is coupled to a data line via same contact, is about 30 nm.
- 2. The semiconductor device according to claim 1, wherein said first and second word lines are patterned by a phase shifting method.
- 3. The semiconductor device according to claim 1, wherein the layer distance between said first and second word lines is less than 250 nm.
- 4. A semiconductor device comprising:a plurality of first DRAM memory cells each having a first transistor; a plurality of second DRAM memory cells each having a second transistor; a plurality of first word lines coupled to the gates of said first transistors; a plurality of second word lines coupled to the gates of said second transistors; a plurality of first word drivers driving said first word lines; a plurality of second word drivers driving said second word lines; a plurality of data lines; a first power supply line which supplies operating voltage to said first word drivers; and a second power supply line which supplies operating voltage to said second word drivers; wherein said first and second transistors share diffusion regions which are coupled to said data lines through a contact, wherein each of said first word lines is placed between two of said second word lines, wherein said first and second DRAM memory cells are placed between said first and second power supply lines, and wherein the distance between the layers of said data lines and said first word lines is larger than the minimum distance between said contact and said first word line, coupled to the first transistor whose shared diffusion region is coupled to a data line via said contact.
- 5. The semiconductor device according to claim 4, wherein said first and second word lines are patterned by a phase shifting method.
- 6. The semiconductor device according to claim 4, wherein the layer distance between said first and second word lines is less than 250 nm.
- 7. A semiconductor device comprising:a plurality of first DRAM memory cells each having a first transistor; a plurality of second DRAM memory cells each having a second transistor; a plurality of first word lines coupled to the gates of said first transistors; a plurality of second word lines coupled to the gates of said second transistors; a plurality of first word drivers driving said first word lines; a plurality of second word drivers driving said second word lines; a plurality of data lines; a first power supply line which supplies operating voltage to said first word drivers; and a second power supply line which supplies operating voltage to said second word drivers; wherein said first and second transistors share diffusion regions which are coupled to said data lines through a contact, wherein each of said first word lines is placed between two of said second word lines, wherein said first and second DRAM memory cells are placed between said first and second power supply lines, wherein the cross section of said contact is oval, and wherein the outer shape of the active region of said first and second transistors sharing a diffusion region is rectangular having its longer side parallel to said data lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11/85386 |
Mar 1999 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/923,542, filed Aug. 8, 2001, now allowed; which is a continuation application of U.S. Ser. No. 09/532,734, filed Mar. 22, 2000. now U.S. Pat. No. 6,278,628.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5636158 |
Kato et al. |
Jun 1997 |
A |
5747849 |
Kuroda et al. |
May 1998 |
A |
6188596 |
Holst |
Feb 2001 |
B1 |
6278628 |
Sekiguchi et al. |
Aug 2001 |
B1 |
6426889 |
Sekiguchi et al. |
Jul 2002 |
B2 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
62-11262 |
Jan 1987 |
JP |
4-318392 |
Nov 1992 |
JP |
Non-Patent Literature Citations (3)
Entry |
Very Large Scale Integrated Memories, Baifukan, Nov. 5, 1994, 1st Edition, K. Itoh, pp. 214-217. |
IEEE Journal of Solid-State Circuits, vol. 25, No. 3, 1990, pp. 778-789. |
IEEE Journal of Solid-State Circuit, vol. SC-15, No. 5, Oct. 1980, H. Masuda et al, pp. 846-854. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/923542 |
Aug 2001 |
US |
Child |
10/155085 |
|
US |
Parent |
09/532734 |
Mar 2000 |
US |
Child |
09/923542 |
|
US |