Claims
- 1. A semiconductor memory comprising:
a pair of impurity-diffused layers formed in a surface area of a semiconductor substrate; and a gate electrode formed on a gate insulation film on the semiconductor substrate between said pair of impurity-diffused layers, to thereby trap carriers at different positions in the gate insulation film by applying a predetermined voltage to said gate electrode, and wherein a tunnel current is supplied between the semiconductor substrate and said gate electrode by applying a first voltage to the semiconductor substrate including said pair of impurity-diffused layers and applying a second voltage to said gate electrode, and the tunnel current erases the carriers trapped in the gate insulation film.
- 2. A semiconductor memory according to claim 1, further comprising
a first well of the same conductivity type as the semiconductor substrate in which said pair of impurity-diffused layers are formed, and a second well which covers an area from a side surface to bottom surface of the first well, and wherein the first voltage is applied to said first well and said pair of impurity-diffused layers.
- 3. A semiconductor memory according to claim 1, wherein said gate electrode is shared between a plurality of memory cells, and the carriers in the plurality of memory cells connected to said gate electrode are simultaneously erased by applying the first and second voltages to the plurality of memory cells.
- 4. A semiconductor memory according to claim 1, wherein a negative voltage generation circuit for applying a negative voltage as the second voltage to said gate electrode is connected to the gate electrode.
- 5. A semiconductor memory according to claim 1, wherein the carriers which are trapped in the gate insulation film and exist near the pair of impurity-diffused layers are erased by applying a third voltage to one or both of said pair of impurity-diffused layers and applying a fourth voltage to said gate electrode.
- 6. A semiconductor memory according to claim 5, wherein
erase of the carriers by the third and fourth voltages is performed by a first erase circuit, erase of the carriers by the first and second voltages is performed by a second erase circuit, and when the carriers are insufficiently erased by the first erase circuit, the remaining carriers are erased by the second erase circuit.
- 7. A semiconductor memory according to claim 6, further comprising a counter for counting the number of erase operations by the first erase circuit in order to switch the first erase circuit to the second erase circuit.
- 8. A semiconductor memory according to claim 7, wherein when the number of erase operations by the first erase circuit that is counted by the counter reaches a predetermined count, the first erase circuit is switched to the second erase circuit.
- 9. A usage of a semiconductor memory which has
a pair of impurity-diffused layers formed in a surface area of a semiconductor substrate, and a gate electrode formed on a gate insulation film on the semiconductor substrate between said pair of impurity-diffused layers, to thereby trap carriers at different positions in the gate insulation film by applying a predetermined voltage to said gate electrode, comprising the steps of: supplying a tunnel current between the semiconductor substrate and said gate electrode by applying a first voltage to the semiconductor substrate including said pair of impurity-diffused layers and applying a second voltage to said gate electrode, and erasing the carriers trapped in the gate insulation film by the tunnel current.
- 10. A usage of a semiconductor memory according to claim 9, wherein the carriers which are trapped in the gate insulation film and exist near said pair of impurity-diffused layers are erased by applying a third voltage to one or both of said pair of impurity-diffused layers and applying a fourth voltage to the gate electrode.
- 11. A usage of a semiconductor memory according to claim 10, wherein when the carriers are insufficiently erased by the third and fourth voltages, the remaining carriers are erased by the first and second voltages.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 11-294199 |
Oct 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation of Application PCT/JP00/03467, filed May 30, 2000, now abandoned.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/JP00/03467 |
May 2000 |
US |
| Child |
10097924 |
Mar 2002 |
US |