Claims
- 1. A semiconductor random access memory having a plurality of memory cells which each comprise:
- a capacitor including:
- a capacitor node of a first conductivity type formed as a first protruding portion on a semiconductor substrate of a second conductivity type, wherein a groove in said substrate is formed between two adjacent first protruding portions forming said capacitor nodes, wherein each said first protruding portion is a side wall of said groove;
- an insulating film formed on upper and side surfaces of said first protruding portion, and on a bottom surface of said groove between adjacent capacitor nodes; and
- a capacitor plate formed on said insulating film in said groove between said first protruding portions forming said capacitor nodes;
- a field effect transistor including:
- a second protruding semiconductor portion of a second conductivity formed on said upper surface of said first protruding portion forming said capacitor node, wherein said insulating film formed on said upper surface of said capacitor node includes an opening to permit contact between said first protruding portion forming said capacitor node and said second protruding portion;
- a gate insulating film formed on a side surface of said second protruding semiconductor portion;
- a gate electrode formed on said gate insulating film; and
- a semiconductor region of the first conductivity type formed in an upper surface of said second protruding semiconductor portion; and
- means coupled to said gate electrode for applying a voltage to said gate electrode to form a channel in said second protruding semiconductor portion between said semiconductor region formed in said upper surface of said second protruding semiconductor portion and said capacitor node.
- 2. A semiconductor random access memory according to claim 1, wherein said random access memory further includes a plurality of bit lines respectively coupled to said impurity doped regions of said field effect transistors of said memory cells and wherein said means for applying a voltage to said gate electrode comprises word lines respectively coupled to said gate electrodes of said field effect transistors of said memory cells.
- 3. A semiconductor random access memory according to claim 2, wherein said gate electrodes are formed by said word lines.
- 4. A semiconductor random access memory device structure according to claim 1, wherein said insulator film positioned between the capacitor node and the plate is formed of a material selected from a group comprised of SiO.sub.2, Si.sub.3 N.sub.4, Ta.sub.2 O.sub.5 and Ti.sub.2 O.sub.5.
- 5. A semiconductor random access memory device structure according to claim 4, wherein the field effect transistor is a metal-oxide-semiconductor field effect transistor and wherein said gate electrode is formed of a material selected from a group comprised of polycrystalized silicon, W, Mo, WSi.sub.2, MoSi.sub.2 and TiSi.sub.2.
- 6. A semiconductor random access memory device structure according to claim 1, wherein information data is stored in an inversion layer at the surface of the capacitor node forming a capacitor with said plate.
- 7. A semiconductor random access memory device structure according to claim 6, wherein said insulator film positioned between the capacitor node and the plate is formed of a material selected from a group comprised of SiO.sub.2, Si.sub.3 N.sub.4, Ta.sub.2 O.sub.5 and Ti.sub.2 O.sub.5.
- 8. A semiconductor random access memory device structure according to claim 7, wherein the field effect transistor is a metal-oxide-semiconductor field effect transistor and further wherein said gate electrode is formed of a material selected from a group comprised of polycrystalized silicon, W, Mo, WSi.sub.2, MoSi.sub.2 and TiSi.sub.2.
- 9. A semiconductor random access memory device structure according to claim 1, wherein the semiconductor portion is connected to a plurality of the capacitor nodes so that each semiconductor portion will form field effect transistors for a plurality of memory cells.
- 10. A semiconductor random access memory device structure according to claim 2, wherein the impurity doped regions and the bit lines are self-aligned.
- 11. A semiconductor random access memory device structure according to claim 10, wherein the semiconductor portion is connected to a plurality of the capacitor nodes so that each semiconductor portion will form field effect transistors for a plurality of memory cells.
Priority Claims (2)
Number |
Date |
Country |
Kind |
58-177952 |
Sep 1983 |
JPX |
|
58-246948 |
Dec 1983 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 654,459, filed Sept. 26, 1984, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4434433 |
Nishizawa |
Feb 1984 |
|
4462040 |
Ho et al. |
Jul 1984 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
108390 |
May 1984 |
EPX |
58-3269 |
Jan 1983 |
JPX |
59-19366 |
Jan 1984 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
654459 |
Sep 1984 |
|