Claims
- 1. A semiconductor random access memory formed on a semiconductor substrate, said random access memory having a plurality of memory cells which each comprise:
- a capacitor including a capacitor node formed in a groove formed in the substrate, a capacitor plate formed as a portion of the substrate, and a capacitor dielectric film isolating said capacitor plate from said capacitor node; and
- a field effect transistor at least partially formed over said capacitor node, said field effect transistor including a semiconductor portion formed over said capacitor node,
- wherein a bit line is coupled to a source-drain path of said field effect transistor, wherein a word line is respectively coupled to said field effect transistor to serve as a gate electrode for the field effect transistor between said bit line and said capacitor node, wherein applying a predetermined voltage to said word line increases a channel between said capacitor node and said bit line to connect said capacitor node to said bit line, and wherein said channel extends vertically in substantially a straight line between said capacitor node and said bit line.
- 2. A semiconductor random access memory device structure according to claim 1, wherein the capacitor dielectric film is formed of a material selected from a group comprised of SiO.sub.2, Si.sub.3 N.sub.4, Ta.sub.2 O.sub.5, Ti.sub.2 O.sub.5 and GrO.sub.2.
- 3. A semiconductor random access memory device structure according to claim 2, wherein the field effect transistor is a metal-oxide-semiconductor field effect transistor and wherein the word lines are formed of a material selected from a group comprised of polycrystalized silicon, W, Mo, WSi.sub.2, MoSi.sub.2 and TiSi.sub.2.
- 4. A semiconductor random access memory according to claim 1, wherein said semiconductor portion has a bottom surface contacting an upper surface of said capacitor node, a side surface and an upper surface opposed to said bottom surface, wherein a region is formed in said upper surface of said semiconductor portion as one of a source or drain of said field effect transistor, wherein said bit line is formed on said region, wherein a gate insulating film is formed on said side surface of said semiconductor portion, wherein said gate electrode is formed over said gate insulating film to be separated from said side surface of said semiconductor portion, and wherein applying a predetermined voltage to said gate electrode increases a channel in said semiconductor portion between said region and said capacitor node to connect said capacitor node to said bit line.
- 5. A semiconductor random access memory according to claim 1, wherein said capacitor dielectric film comprises at least two insulating layers of different material from one another.
- 6. A semiconductor random access memory according to claim 1, wherein said capacitor plate includes a side wall portion of said groove in said substrate.
Priority Claims (2)
Number |
Date |
Country |
Kind |
58-177952 |
Sep 1983 |
JPX |
|
58-246948 |
Dec 1983 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 081,142, filed Aug. 3, 1987, now U.S. Pat. No. 4,837,641, issued June 26, 1990 , which is a continuation application of Ser. No. 654,459, filed Sept. 26, 1984, now abandoned.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
81142 |
Aug 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
654459 |
Sep 1984 |
|