Claims
- 1. A semiconductor circuit comprising:a first memory block having a plurality of first bit lines and a plurality of first SRAM memory cells coupled to said plurality of first bit lines; a second memory block having a plurality of second bit lines and a plurality of second SRAM memory cells coupled to said plurality of second bit lines; a first and second wiring line each laid over said first and second memory blocks and each extending in the direction of said plurality of first and second bit lines; a plurality of first MOSFETs, each having a source/drain path coupled between said first wiring line and each of said plurality of first bit lines, a plurality of second MOSFETs, each having a source/drain path coupled between said first wiring line and each of said plurality of second bit lines, a plurality of third MOSFETs, each having a source/drain path coupled between said second wiring line and each of said plurality of first bit lines, and a plurality of fourth MOSFETs, each having a source/drain path coupled between said second wiring line and each of said plurality of second bit lines.
- 2. The semiconductor circuit according to claim 1,wherein said first and second wiring lines have an overlap in operating periods during which said first and second wiring lines are respectively used.
- 3. The semiconductor circuit according to claim 2,wherein, during a reading operation period using said first wiring line, a writing operation is carried out using said second wiring line, and wherein said reading operation and said writing operation are carried out on the same memory cell.
- 4. The semiconductor circuit according to claim 1,wherein reading and writing operations carried out on memory cells of said first and second SRAM memory cells are done in one cycle.
- 5. The semiconductor circuit according to claim 1, further comprising a sense amplifier circuit coupled to said second wiring line,wherein said first and second wiring lines are made on a different layer from said plurality of first and second bit lines.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-206869 |
Aug 1996 |
JP |
|
9-016223 |
Jan 1997 |
JP |
|
Parent Case Info
This is a continuation of application U.S. patent application Ser. No. 09/988,197, filed Nov. 19, 2001, now U.S. Pat. No. 6,515,894; which is a continuation of application Ser. No. 09/577,149, filed May 24, 2000 (now U.S. Pat. No. 6,396,732); which is a continuation of application U.S. patent application Ser. No. 08/906,883, filed Aug. 6, 1997 (now U.S. Pat. No. 6,091,629), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (11)
Foreign Referenced Citations (6)
Number |
Date |
Country |
2-50396 |
Feb 1990 |
JP |
3-3195 |
Jan 1991 |
JP |
3-216892 |
Sep 1991 |
JP |
4-85789 |
Mar 1992 |
JP |
7-201197 |
Aug 1995 |
JP |
8-212776 |
Aug 1996 |
JP |
Non-Patent Literature Citations (3)
Entry |
Osada et al., “A 2ns Access, 285MHz, Two-Port Cache Macro Using Double Global Bit-Line Pairs” ISSCC Digest of Technical Papers, pp. 402-403. |
Kushiyami et al., “A 295MHz CMOS 1M (x256) Embedded SRAM Using Bi-directional Read/Write Shared Sense Amps and Self-Timed Pulsed Word-Line Drivers” ISSCC Digest of Technical Papers, Feb. 1995, pp. 304-305. |
IEEE Journal of Solid State Circuits, vol. 23, No. 5, Oct. 1988, pp. 1048-1053. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09/988197 |
Nov 2001 |
US |
Child |
10/320516 |
|
US |
Parent |
09/577149 |
May 2000 |
US |
Child |
09/988197 |
|
US |
Parent |
08/906883 |
Aug 1997 |
US |
Child |
09/577149 |
|
US |