Claims
- 1. A semiconductor memory device, comprising:
- a first terminal for receiving a high voltage which is externally applied and exceeds a power supply potential;
- a second terminal for receiving an externally applied test mode signal;
- high voltage detecting means for detecting that a high voltage signal has been applied through said first terminal;
- test mode signal holding means responsive to said high voltage detecting means for holding the test mode signal applied through said second terminal;
- test circuit means responsive to the test mode signal held in said test mode signal holding means for performing a test in said semiconductor memory device;
- disabling means for disabling a detecting operation by said high voltage detecting means when the test should not be carried out by said test circuit means.
- 2. The semiconductor memory device according to claim 1, wherein said disabling means comprises disconnecting circuit means for disconnecting said high voltage detecting means from said first terminal when the test should not be carried out by said test circuit means.
- 3. The semiconductor memory device according to claim 2, wherein said disconnecting circuit means comprises
- fuse means connected between said first terminal and said high voltage detecting means, and
- current path means for forming a current path for fusing said fuse means so that the test may not be carried out by said test circuit means.
- 4. The semiconductor memory device according to claim 1, wherein said high voltage detecting means comprises
- voltage reducing means for reducing a voltage of the high voltage signal applied through said first terminal, and
- level comparing means for comparing the level of the voltage signal provided from said voltage reducing means with a predetermined threshold voltage level.
- 5. The semiconductor memory device according to claim 2, wherein said high voltage detecting means provides a disabling signal for disabling a holding operation by said test mode signal holding means when said disconnecting circuit means disconnects said high voltage detecting means from said first terminal.
- 6. The semiconductor memory device according to claim 1, wherein said test mode signal holding means comprises
- latch circuit means for latching a test mode signal applied through said second terminal, and
- means responsive to said high voltage detecting means for enabling said latch circuit means.
- 7. The semiconductor memory device according to claim 6, wherein said test mode signal holding means further comprises means responsive to the test mode signal applied through said second terminal for changing the signal latch state of said latch circuit means.
- 8. The semiconductor memory device according to claim 1, wherein said test mode signal holding means automatically generates and holds a non-test mode signal for preventing the test mode operation from occurring when the supply of a power supply voltage is started.
- 9. The semiconductor memory device according to claim 1, further comprising a plurality of memory cell arrays each provided with a plurality of memory cells arranged in rows and columns, wherein
- said test circuit means comprises match detecting means responsive to the test mode signal held in said test mode signal holding means for detecting a match of data signals read out from said plurality of memory cell arrays.
- 10. The semiconductor memory device according to claim 1, wherein at least one of said first and second terminals is shared to receive an externally applied control signal for controlling the operation in said memory device.
- 11. The semiconductor memory device according to claim 1, wherein said memory device is a static random access memory.
- 12. A semiconductor memory device, comprising:
- a predetermined terminal for receiving an externally applied voltage signal;
- high voltage detecting means for detecting that a voltage signal higher in magnitude than a power supply voltage has been applied through said predetermined terminal;
- test circuit means responsive to said high voltage detecting means for performing a test in said semiconductor memory device;
- disconnecting circuit means for disconnecting said high voltage detecting means from said predetermined terminal when the test should not be carried out by said test circuit means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-166475 |
Jun 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/051,045 filed Apr. 23, 1993, U.S. Pat. No. 5,305,267.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0407173 |
Jan 1991 |
EPX |
363300529 |
Dec 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
51405 |
Apr 1993 |
|