Claims
- 1. A semiconductor memory device having a memory cell array area in which a word line and a bit line extend so as to cross each other with an insulating layer being interposed between them, and a memory cell is connected to one bit line and one word line as decided uniquely, and a peripheral circuit area including a selection transistor for said memory cell, said device comprising:a first impurity diffusion region formed under said insulating layer, to serve as said bit line; a second impurity diffusion region in the interconnecting portion between said memory cell array area and said peripheral circuit area, said second impurity diffusion region being connected to said first impurity diffusion region in the manner that said second impurity diffusion region overlaps at its one end portion with said first impurity diffusion region; and silicide layers formed on the surface of said second impurity diffusion region including the overlapping portion, and surfaces of third impurity diffusion regions to serve as the source and drain of said selection transistor.
- 2. A device according to claim 1, wherein part of said second impurity diffusion region is formed in common with one of said third impurity diffusion regions.
- 3. A device according to claim 1, wherein said second impurity diffusion region is formed independently of said third impurity diffusion regions.
- 4. A device according to claim 1, wherein said memory cell and said selection transistor are connected to each other in the manner that said second impurity diffusion region and one of said third impurity diffusion regions are connected through the corresponding silicide layer as an interconnection layer.
- 5. A device according to claim 1, wherein the gate electrode structure of said memory cell comprises a first insulating film, a storage nitride film for storing electric charges, a second insulating film, and said word line stacked in this order.
- 6. A device according to claim 5, wherein at least one of said first insulating film, said storage nitride film, and said second insulating film, is formed between neighboring bit lines.
- 7. A device according to claim 1, wherein a silicide layer is formed on said peripheral circuit area but no silicide layer exists on any impurity diffusion region in said memory cell array area.
- 8. A device according to claim 1, further having a logic circuit area including a predetermined transistor with a silicide layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-233456 |
Aug 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is based upon and claims priority of Japanese Patent Application No. 2000-233456, filed on Aug. 1, 2000, the contents being incorporated herein by reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6168985 |
Asano et al. |
Jan 2001 |
B1 |
6359301 |
Kuroda |
Mar 2002 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
10-98170 |
Apr 1998 |
JP |