Claims
- 1. A semiconductor memory device comprising:a plurality of memory cells, wherein each of said plurality of memory cells stores separate data individually in a first operation mode, and wherein individual pairs of said plurality of memory cells store same data in a second operation mode.
- 2. A semiconductor memory device according to claim 1,wherein each of said plurality of memory cells is a dynamic memory cell.
- 3. A semiconductor memory device comprising:a plurality of memory cells, wherein said plurality of memory cells are assigned respectively different addresses in a first operation mode, and wherein individual pairs of said plurality of memory cells are assigned a distinct address in a second operation mode, respectively, said distinct address being common to both memory cells of each individual pair.
- 4. A semiconductor memory device according to claim 3,wherein each of said plurality memory cells is a volatile memory cell.
- 5. A semiconductor memory system comprising:a plurality of first memory cells; and a plurality of second memory cells, wherein each of said plurality of first and second memory cells is assigned a different address in a first operation mode, respectively, and wherein a distinct address is assigned to each individual pair of memory cells in a second operation mode, said distinct address being common to both memory cells of said individual pair, and each said pair of memory cells including one of said plurality of first memory cells and one of said plurality of second memory cells.
- 6. A semiconductor memory system according to claim 5,wherein said first and second plurality of memory cells require a refresh operation in said first operation made and said second operation mode, respectively.
- 7. A semiconductor memory device according to claim 5,wherein said first operation mode is a normal operation mode, and wherein said second operation mode is a refresh operation mode.
- 8. A semiconductor memory device according to claim 5,wherein the plurality of said first and of said second memory cells are formed in a semiconductor chip.
- 9. A semiconductor memory device according to claim 5,wherein said plurality of first memory cells are formed in a first semiconductor chip and said plurality of second memory cells are formed in a second semiconductor chip, and wherein said first semiconductor chip and said second semiconductor chip are formed on a board.
- 10. A method of operating a semiconductor memory system comprising:assigning different addresses to each memory cell of both a plurality of first memory cells and a plurality of second memory cells of said semiconductor memory system in a first operation mode, respectively; and assigning a distinct address to each individual pair of memory cells in a second operation mode, said distinct address being common to both memory cells of said individual pair, and each said pair of memory cells including one of said plurality of first memory cells and a corresponding one of said plurality of second memory cells.
- 11. A method according to claim 10, further comprising:compressing data stored in said plurality of first and second memory cells into ½ when said semiconductor memory system changes from said first operation mode to said second operation mode; and decompressing data stored in said plurality of first and second memory cells when said semiconductor memory system changes from said second operation mode to said first operation mode.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-125892 |
Apr 1995 |
JP |
|
8-94797 |
Mar 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 09/395,158, filed Sep. 14, 1999; now U.S. Pat. No. 6,064,605 which was a divisional application of Ser. No. 09/144,526, filed Aug. 31, 1998 now U.S. Pat. No. 5,969,996; which was a divisional application of Ser. No. 08/638,128; filed Apr. 26, 1996, now U.S. Pat. No. 5,818,784; and the entire disclosures of both are incorporated herein by reference.
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
5-6663 |
Jan 1993 |
JP |
Non-Patent Literature Citations (1)
Entry |
H. Yamauchi, et al., “FA 14/1 A Sub-0.5μ A/MB Data-Retention DRAM,” 1995 IEEE International Solid-State Circuits Conference, pp. 244-249. |