Claims
- 1. A method for producing a semiconductor memory device, said method comprising:a memory producing step of integrating and forming a memory circuit having a defective address memory circuit, which includes a first fuse circuit wherein mechanical fuses capable of being cut by a reactive ion etching are arranged, and a second fuse circuit wherein electric fuses capable of electrically cut or short-circuited are arranged; a first programming step of carrying out a first defect analyzing test for said memory circuit and selectively cutting a corresponding fuse of said first fuse circuit by the reactive ion etching in accordance with the result of said first defect analyzing test; and a second programming step of carrying out a second defect analyzing test for said memory circuit and selectively cutting or short-circuiting a corresponding fuse of said second fuse circuit by applying an electric signal thereto in accordance with the result of said second defect analyzing test.
- 2. A method for producing a semiconductor memory device as set forth in claim 1, wherein said first fuse circuit is formed below a passivation film of a semiconductor wafer, on which said memory circuit is formed, and wherein said first programming step is carried out before forming said passivation film.
- 3. A method for producing a semiconductor memory device as set forth in claim 2, wherein said first programming step comprises the steps of:patterning and forming a resist on a surface, on which said first fuse circuit of said semiconductor wafer is formed, by a lithography using the direct writing; and selectively etching a corresponding fuse of said first fuse circuit by a reactive ion etching using said patterned and formed resist as a mask.
- 4. A method for producing a semiconductor memory device as set forth in claim 1, wherein said second programming step is carried out after said memory circuit is divided into chips to be mounted on packages.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-229186 |
Aug 1998 |
JP |
|
11-209065 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a divisional of prior application Ser. No. 09/373,535 filed Aug. 10, 1999, now U.S. Pat. No. 6,094,386.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
1-308407 |
Dec 1989 |
JP |
4-260353 |
Sep 1992 |
JP |
6-5707 |
Jan 1994 |
JP |
6-302701 |
Oct 1994 |
JP |