Claims
- 1. A semiconductor memory device comprising:
- a semiconductor substrate of a first conductivity type having a main surface;
- an insulating film formed on said main surface;
- an opening formed in said insulating film to communicate with said substrate;
- a bit line formed by a semiconductor layer of a second conductivity type formed on said insulating film and that portion of said substrate which is exposed through said opening;
- a region of said first conductivity type formed in that portion of said semiconductor layer of said second conductivity type constituting said bit line which is in said opening, and communicating with said substrate;
- a columnar region formed on said region of said first conductivity type and made of semiconductor of said first conductivity type, said columnar region having a top surface;
- a word line formed on a side wall of said columnar region and insulated therefrom;
- a storage node electrode formed on top of said columnar region and said storage node electrode comprising:
- a first semiconductor layer of said second conductivity type formed on top of said columnar region and in contact with the entire top surface of said columnar region, said first semiconductor layer having a top surfacer; and
- a second semiconductor layer of said second conductivity type formed on top of said first semiconductor layer and in contact with the entire top surface of said first semiconductor layer; and
- a cell plate electrode formed over said storage node electrode, with a capacitor film therebetween;
- wherein said storage node electrode is formed to be relatively thin such that at least a portion of said storage node electrode extends horizontally beyond the side walls of said columnar region.
- 2. A semiconductor memory device according to claim 1, wherein said storage node electrode comprises a diffusion layer of said second conductivity type formed on a top of said columnar region and a conductive layer electrically connected to said diffusion layer.
- 3. A semiconductor memory device according to claim 1, wherein said columnar region has a diffusion layer of said second conductivity type electrically connected to said bit line.
- 4. A semiconductor memory device according to claim 1, wherein an insulating film is formed on a side wall of said columnar region.
- 5. A semiconductor memory device according to claim 1, wherein an insulating film is provided between said word line and said bit line.
- 6. A semiconductor memory device according to claim 1, wherein a potential is applied from said substrate to said columnar region through said region of said first conductivity type which fills said opening.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-105911 |
Apr 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/687,698, filed Apr. 19, 1991, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
042084 |
Dec 1981 |
EPX |
1-198065 |
Nov 1989 |
JPX |
1-248557 |
Dec 1989 |
JPX |
2-26066 |
Mar 1990 |
JPX |
Non-Patent Literature Citations (3)
Entry |
IBM Technical Disclosure Bulletin, vol. 23, No. 9, pp. 4052-4053, published Feb., 1981, Kenny, "Reduced Bit Line Capacitance in VDMOS Devices". |
IEDM Technical Digest., p. 714 (1985), W. F. Richardson, et al "A Trench Transistor Cross-Point Dram Cell". |
IEDM Technical Digest., p. 39 (1989), T. E. Tang. "In-Situ Doped Polysilicon Using Vapor Dorant for High Density DRAMs". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
687698 |
Apr 1991 |
|