Claims
- 1. A memory circuit formed on a semiconductor substrate comprising:
- a plurality of memory cells, each including at least one metal oxide semiconductor field effect transistor (MOSFET), which are located at corresponding interconnections between a plurality of word lines and a plurality of bit lines;
- an address input buffer circuit to which address signals are inputted;
- an address decoder circuit to which output signals of said address input buffer circuit are inputted;
- a word driver circuit responsive to outputs of said address decoder circuit, wherein said word driver comprises at least one bipolar transistor having a base coupled to a source-drain current path of at least one metal oxide semiconductor field effect transistor (MOSFET) of the address decoder and an emitter-collector current path connected to a gate of at least one MOSFET of at least one of the memory cells; and
- a sense circuit coupled to said bit lines, for detecting at least one datum in said plurality of memory cells,
- wherein said sense circuit includes a first bipolar transistor having a base coupled to a control signal line and an emitter-collector current path coupled between one of said bit lines and a first voltage source to charge said one of said bit lines at a high speed, a logic circuit comprised of MOSFETs and having inputs coupled to said control signal line and said one of said bit lines to produce a logical output, and a second bipolar transistor having a base coupled to the logical output of said logic circuit and an emitter-collector current path coupled between said one of said bit lines and a second voltage source to discharge said one of said bit lines at a high speed in response to the logical output.
- 2. A memory device formed on a semiconductor substrate comprising:
- a plurality of memory cells, each including at least one MOSFET, which are located at corresponding interconnections between a plurality of word lines and a plurality of bit lines;
- an address input buffer circuit to which address signals are inputted;
- an address decoder circuit to which output signals of said address input buffer circuit are inputted, wherein said address decoder circuit comprises a plurality of MOSFETs;
- a word driver circuit responsive to outputs of said address decoder circuit, wherein said word driver circuit comprises at least one bipolar transistor having an emitter directly connected to one of the MOSFETs in the plurality of memory cells via one of said word lines and having a base directly connected to one of said MOSFETs of said address decoder circuit to thereby provide a MOSFET-bipolar transistor-MOSFET path to reduce signal transmission delay in a signal passing from the address decoder circuit to said memory cells;
- a sense circuit coupled to said bit lines, for detecting at least one datum in said plurality of memory cells, wherein said sense circuit comprises a plurality of MOSFETs and further includes an output driver circuit connected to said plurality of MOSFETs of said sense circuit, wherein said output driver circuit comprises at least one bipolar transistor having a base directly connected to at least one of said MOSFETs of said sense circuit, and having a collector-emitter current path coupled to one of said bit lines to provide a high speed discharge of said one of said bit lines; and
- an output buffer circuit connected to said sense circuit, wherein said output buffer circuit comprises at least one bipolar transistor which is coupled to at least one of said MOSFETs of said sense circuit, wherein the at least one bipolar transistor of said output buffer circuit is coupled to provide output signals to a bus to reduce signal transmission delays in driving said bus.
- 3. A memory device according to claim 2, wherein an emitter of said at least one bipolar transistor of said output driver circuit is directly connected to the output buffer circuit.
Priority Claims (2)
Number |
Date |
Country |
Kind |
57-168502 |
Sep 1982 |
JPX |
|
57-187569 |
Oct 1982 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/971,565 filed Nov. 5, 1992, now abandoned, which is a continuation of application Ser. No. 07/795,268 filed Nov. 20, 1991, now abandoned; which is a continuation of application Ser. No. 07/580,533 filed Sep. 11, 1990, now abandoned; which is a divisional of application Ser. No. 07/530,401 filed May 30, 1990, now abandoned; which is a continuation of application Ser. No. 07/313,293 filed Feb. 23, 1989, now abandoned; which is a continuation of application Ser. No. 07/013,204 filed Feb. 6, 1987, now abandoned; which is a continuation of application Ser. No. 06/535,054 filed Sep. 23, 1983, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0058193 |
May 1981 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Lin et al, "Complementary MOS-Bipolar Transistor Structure", IEEE Transactions on Electron Devices, vol. ED-16, No. 11, Nov. 1969, pp. 945-951. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
530401 |
May 1990 |
|
Continuations (6)
|
Number |
Date |
Country |
Parent |
971565 |
Nov 1992 |
|
Parent |
795268 |
Nov 1991 |
|
Parent |
580533 |
Sep 1990 |
|
Parent |
313293 |
Feb 1989 |
|
Parent |
13204 |
Feb 1987 |
|
Parent |
535054 |
Sep 1983 |
|