Claims
- 1. A semiconductor memory device having a memory system and a redundancy system including redundant elements for repairing a plurality of defects in the memory system, comprising:a plurality of fuse sets each including defective element designation fuses for designating a defective element to be substituted in the memory system; and a master fuse for preventing a corresponding redundant element from being selected when the redundant element is not used, wherein at least one master fuse is shared by at least two fuse sets among the plurality of fuse sets.
- 2. A semiconductor memory device according to claim 1, wherein at least two fuse sets, which share a master fuse, are included in a plurality of fuse sets corresponding to a plurality of redundant elements capable of repairing a plurality of defective memory elements of a defect mode in which a plurality of memory elements are simultaneously made defective in the memory system.
- 3. A semiconductor memory device according to claim 1, wherein at least two fuse sets, which share a master fuse, are included in a plurality of fuse sets corresponding to a plurality of redundant elements capable of repairing a plurality of defective memory elements physically continuous and grouped.
- 4. A semiconductor memory device according to claim 1, wherein a plurality of repair regions exist in the memory system, and at least two fuse sets, which share a master fuse, are included in a plurality of fuse sets corresponding to a plurality of redundant elements provided for the identical repair region among the plurality of repair regions.
- 5. A semiconductor memory device according to claim 1, wherein the redundancy system has spare column selection lines and a column redundancy system setting column redundancy repair regions by row addresses, and at least two fuse sets, which share a master fuse, are included in a plurality of fuse sets corresponding to a plurality of redundant elements which belong to the identical spare column selection line.
- 6. A semiconductor memory device according to claim 1, wherein the redundancy system has a column redundancy system setting column redundancy repair regions by the row addresses, and the repair regions are set so as to divide bit lines, at least two fuse sets, which share a master fuse, are included in a plurality of fuse sets corresponding to a plurality of redundant elements whose repair regions are different from one another and divide the same bit line.
- 7. A semiconductor memory device according to claim 6, wherein a plurality of redundant elements, which correspond to a plurality of fuse sets sharing the master fuse, belong to the same spare column selection line.
- 8. A semiconductor memory device according to claim 1, wherein a plurality of fuse sets, which correspond to a plurality of redundant elements capable of substituting for a plurality of defective memory elements which share the same sense amplifier, includes at least two fuse sets which share one master fuse.
- 9. A semiconductor memory device according to claim 5, wherein a plurality of redundant elements, which correspond to a plurality of fuse sets sharing the master fuse, can relieve a plurality of defective memory elements sharing the same sense amplifier.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 2001-005562 |
Jan 2001 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. patent application Ser. No. 10/045,780, filed on Jan. 11, 2002, now U.S. Pat. No. 6,603,689 allowed, which application is hereby incorporated by reference in its entirety.
US Referenced Citations (8)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 05-166394 |
Jul 1993 |
JP |
| 1999-014031 |
Feb 1999 |
KR |