Claims
- 1. A semiconductor memory device comprising:
- an array of memory cells;
- at least one redundant memory cell;
- a write access port, said write access port including addressing circuitry having an address input terminal for receiving a memory cell address, having a write decoder which generates a signal for accessing one of said memory cells of said array of memory cells in response to said memory cell address and said write decoder having the address of a defective memory cell stored therein in a nonvolatile manner, said write decoder generating a redundant write signal for accessing said redundant memory cell rather than said defective memory cell when said memory cell address corresponds to said address of said defective memory cell;
- a register responsive to said redundant write signal, said register storing said memory cell address when said memory cell address corresponds to said address of said defective memory cell in response to said redundant write signal;
- a plurality of read access ports each read access port including addressing circuitry for each of said read access ports, said addressing circuitry for each of said read access ports including a read decoder for selecting one memory cell of said array of memory cells to be addressed in response to an address signal provided on an address port, and a comparator, said comparator having a first input connected to said address port and a second input connected to said register, said comparator providing a redundant access signal to said read decoder which causes access to be provided to said redundant memory cell when said address signal and the address stored in said register correspond.
- 2. The memory device of claim 1 wherein said device is formed on a single substrate.
- 3. The memory device of claim 1 wherein said write decoder includes polysilicon fuses for storing said address of said defective memory cell in said nonvolatile manner.
- 4. The memory device of claim 3 wherein said polysilicon fuses are programmed by laser programming.
- 5. The memory device of claim 1 wherein said device comprises MOS transistors.
- 6. The memory device of claim 1 wherein said register comprise a plurality of D-type flip-flops, one flip-flop for each bit of said address.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-146800 |
May 1991 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/884,091, filed May 15, 1992, now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4757474 |
Fukushi et al. |
Jul 1988 |
|
4817056 |
Furutani et al. |
Mar 1989 |
|
4881202 |
Tsujimoto et al. |
Nov 1989 |
|
4947375 |
Gaultier et al. |
Aug 1990 |
|
5047983 |
Iwai et al. |
Sep 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
884091 |
May 1992 |
|