Claims
- 1. A semiconductor memory device, comprising:
- a memory cell array including a plurality of word lines, a plurality of first bit lines arranged crossing said word lines, and a plurality of memory cells arranged at crossings between said word lines and said first bit lines;
- a plurality of second bit lines arranged crossing said first bit lines, each connected to a corresponding one of said first bit lines and having at least one end extending to an end portion of said memory cell array;
- said first bit lines which are adjacent to each other being connected to said second bit lines which are not adjacent to each other, wherein
- a word line pattern of said first bit lines positioned in a periphery of a connecting portion of said first bit line and said second bit line is deformed to detour around the periphery of said connecting portion; further comprising:
- a first signal line arranged crossing said first bit lines and precharged to a prescribed potential; and
- a first shield line arranged adjacent to said first signal line and having same potential as said prescribed potential, wherein
- said first signal line and said first shield line are formed by same interconnection layer as said second bit line;
- a second signal line arranged crossing said first bit lines and used for selecting said memory cell;
- a second shield line arranged adjacent to said second signal line and having same potential as said second signal line in a non-selected state of said memory cell, wherein
- said second signal line and said second shield line are formed by same interconnection layer as said second bit line; wherein
- said first bit lines are grouped such that adjacent ones of said first bit lines belong to different groups,
- said semiconductor memory device further comprising
- redundant means provided for each said group, receiving a signal from said second bit line, for replacing a defective memory cell.
- 2. The semiconductor memory device according to claim 1, wherein
- said word lines include n rows of word lines;
- said first bit lines include m columns of bit lines;
- said memory cell array further includes
- a rows of redundant word lines arranged parallel to said word lines,
- b columns of redundant bit lines arranged crossing said redundant word lines; and
- redundant memory cells arranged at crossings between said redundant word lines and said redundant bit lines;
- said second bit lines are arranged in a same pattern at every k rows, crossing said first bit lines, each connected to a corresponding one of said first bit lines or said redundant bit lines; where
- k.times.m.ltoreq.n.ltoreq.(k+1).times.m and k.times.b.ltoreq.a.
- 3.
- 3. A semiconductor memory device, comprising:
- a memory cell array including a plurality of word lines, a plurality of first bit lines arranged crossing said word lines, and a plurality of memory cells arranged at crossings between said word lines and said first bit lines;
- second bit lines arranged crossing said first bit lines, each connected to corresponding one of said first bit lines and having at least one end extending to an end portion of said memory cell array; wherein
- said first bit lines are grouped such that adjacent ones of said first bit lines belong to different groups; said memory device further comprising
- redundant means provided for each said group, receiving a signal from said second bit line, for replacing a defective memory cell.
- 4. The semiconductor memory device according to claim 3, wherein
- said word lines include n rows of word lines;
- said first bit lines include m columns of bit lines;
- said memory cell array further includes
- a rows of redundant word lines arranged parallel to said word lines,
- b columns of redundant bit lines arranged crossing said redundant word lines, and
- redundant memory cells arranged at crossings between said redundant word lines and said redundant bit lines;
- said second bit lines are arranged in a repeating pattern at every k rows crossing said first bit lines, each being connected to corresponding one of said first bit lines or the redundant bit lines, where
- k.times.m.ltoreq.n.ltoreq.(k+1).times.m and k.times.b.ltoreq.a.
- 5. A semiconductor memory device, comprising:
- a memory cell array including n rows of word lines,
- m columns of first bit lines arranged crossing said word lines, memory cells arranged at crossings between said word lines and said first bit lines, a rows of redundant lines arranged parallel to said word lines, b columns of redundant bit lines arranged crossing said redundant word lines, and redundant memory cells arranged at crossings between said redundant word lines and said redundant bit lines; and
- second bit lines arranged in a repeating pattern at every k rows crossing said first bit lines, each being connected to corresponding one of said first bit lines or said redundant bit lines, having at least one end extending to an end portion of said memory cell array, where
- k.times.m.ltoreq.n.ltoreq.(k+1).times.m and k.times.b.ltoreq.a.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-324762 |
Dec 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/347,092 filed Nov. 23, 1994, now U.S. Pat. No. 5,563,820.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-8200 |
Jan 1991 |
JPX |
4-228188 |
Aug 1992 |
JPX |
Non-Patent Literature Citations (3)
Entry |
"Bit Line Configuration Suitable for Very High Speed SRAM - T-Shaped Bit Line Configuration and Application to BiCMOS 256K TTL SRAM", T. Kenkyukai et al., pp. 117-123, Jun. 21, 1991. |
"A 5.8-NS 256-KB BiCMOS TTL SRAM with T-shaped Bit Line Architecture", Toru Shiomi et al., IEEE Journal of Solid-State Circuits, vol. 28, No. 12, Dec. 1993. |
"New Bit Line Architecture for Ultra High Speed SRAMS", Shiomi et al., IEEE 1991 Custom Integrated Circuits Conference. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
347092 |
Nov 1994 |
|