Claims
- 1. A semiconductor memory device comprising:
- a plurality of semiconductor memory cells arranged in a matrix with columns and rows;
- a plurality of bit lines connected to the memory cells on the same column;
- a plurality of word lines connected to the memory cells on the same row;
- a row decoder circuit for selectively energizing one of said plurality of word lines;
- a power source terminal;
- a control signal generating circuit;
- a plurality of switching circuits each connected between a corresponding one of said plurality of bit lines and said power source terminal; and
- delay means for sequentially setting said switching circuits with different delay times in response to a control signal from said control signal generating circuit such that each of said delay times increases with increasing distance along said word lines between said row decoder circuit and the bit line connected to the switching circuit being set.
- 2. A semiconductor memory device according to claim 1, which further comprises a plurality of sense amplifier circuits respectively connected to said plurality of bit lines, and an activation signal generating circuit for generating an activation signal for energizing the sense amplifier circuits, and sense amplifier delay means for delaying the activation signal from said activation signal generating circuit and energizing said plurality of sense amplifier circuits at different timings.
- 3. A semiconductor memory device according to claim 2, wherein said sense amplifier delay means includes delay circuits connected in seried with each other.
- 4. A semiconductor memory device according to claim 1, wherein said delay means includes delay circuits which are connected in series with each other and whose output terminals are also connected to said switching circuits.
- 5. A semiconductor memory device according to claim 1 or 4, wherein said plurality of bit lines are arranged in the form of plural pairs and the bit lines of each pair are commonly connected to the memory cells on the same column.
- 6. A semiconductor memory device according to claim 1 or 4, further comprising a plurality of sense amplifiers repsectively connected to said plurality of bit lines, an activation signal generating circuit, and a sense amplifier delay means for energizing said plurality of sense amplifier circuits in different phases in response to the activation signal from said activation signal generating circuit.
- 7. A semiconductor memory device according to claim 6, wherein said sense amplifier delay means includes a plurality of delay circuits connected in series, with each other.
- 8. A semiconductor memory device according to claim 7, wherein said plurality of bit lines are arranged in the form of plural pairs and the bit lines of each pair are commonly connected to the memory cells on the same column and to a corresponding one of said plurality of sense amplifier circuits.
- 9. A semiconductor memory device comprising:
- a plurality of semiconductor memory cells arranged in a matrix with rows and columns;
- a plurality of bit lines respectively connected to the memory cells on the same column;
- a plurality of word lines respectively connected to the memory cells on the same row;
- a row decoder circuit for selectively energizing one of said plurality of word lines;
- an activation signal generating circuit;
- a plurality of sense amplifiers respectively connected to said plurality of bit lines; and
- delay means for sequentially activating said sense amplifiers with different delay times in response to an activation signal from said activation signal generating circuit such that each of said delay times increases with increasing distance along said word lines between said row decoder circuit and the bit lines connected to the sense amplifier to be activated.
- 10. A semiconductor memory device according to claim 9, wherein said delay means includes delay circuits connected in series with each other.
- 11. A semiconductor memory device according to claim 10, wherein said plurality of bit lines are arranged in the form of plural pairs and the bit lines of each pair are commonly connected to the memory cells on the same column and to a corresponding one of said plurality of sense amplifier circuits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
56-117442 |
Jul 1981 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 401,692, filed July 26, 1982, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
3219379 |
Dec 1982 |
DEX |
0150045 |
Nov 1979 |
JPX |
0132589 |
Oct 1980 |
JPX |
2028044 |
Feb 1980 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
401692 |
Jul 1982 |
|