This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2009-021653, filed Feb. 2, 2009, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor memory device, for example, a logic embedded memory in which a magnetic random access memory and a logic circuit are embedded.
2. Description of the Related Art
In recent years, a large number of memories which store information by a new principle are proposed. As one of such memories, a spin injection magnetic random access memory (MRAM) is proposed (for example, see IEDM2005 Technical Digest p. 473 to 476, “A Novel Nonvolatile Memory with Spin Torque Transfer Magnetization Switching: Spin-RAM”, Journal of Magnetism and Magnetic Materials 159 [1996] L1 to L6, “Current-driven excitation of magnetic multilayers”).
The magnetic random access memory (MRAM) stores pieces of information “1” and “0” by a magnetic tunnel junction element (MTJ). The MTJ has a structure obtained by sandwiching an insulating layer (tunnel barrier) between two magnetic layers (ferromagnetic layers). The pieces of information stored in the MTJ are determined by checking whether directions of spin of the two magnetic layers are parallel to each other or antiparallel to each other. In this case, the parallel means that the directions of spin of the two magnetic layers are equal to each other, and the antiparallel means that the directions of spin of the two magnetic layers are opposite to each other.
In general, an antiferromagnetic layer is arranged on one side of the two magnetic layers, and a magnetic layer on the side on which the antiferromagnetic layer is arranged is called a fixed layer. The antiferromagnetic layer is a member to fix the direction of spin of the magnetic layer on one side. The direction of spin of the magnetic layer, on the other side, called a recording layer is changed to rewrite the information stored in the MTJ.
When the directions of spin of the two magnetic layers become parallel to each other, a tunnel resistance of the insulating layer (tunnel barrier) sandwiched by the two magnetic layers becomes minimum. This state is a state “1”. When the directions of spin of the two magnetic layers become antiparallel to each other, the tunnel resistance of the insulating layer (tunnel barrier) sandwiched by the two magnetic layers becomes maximum. This state is a state “0”.
At present, a logic embedded MRAM in which a logic circuit and an MRAM are embedded attracts attention. In the logic portion in the logic embedded MRAM, a via hole which is not formed in a standard logic circuit structure must be inserted into a portion between a contact plug connected to a source region or a drain region and a first interconnect layer. For this reason, a process of the logic circuit in the logic embedded MRAM cannot be consistent with a process in the standard logic circuit.
In this case, conventional design resources, for example, a design library or the like cannot be diverted to a logic circuit of a logic embedded MRAM, possibly increasing design costs. More specifically, in the logic circuit in a present logic embedded MRAM, a design library registered for a standard logic circuit cannot be used, and a design library for MRAM must be newly created. As a result, the price of a chip on which the logic embedded MRAM is mounted disadvantageously becomes high.
Furthermore, at present, in the sectional structure of a logic circuit in a logic embedded MRAM, a via hole is arranged between a contact plug connected to a source region or a drain region and a first interconnect layer. For this reason, a resistance in the logic circuit increases, which is one of the causes of prevention of a high-speed operation.
According to a first aspect of the present invention, there is provided a semiconductor memory device comprising: a first MOS transistor formed on a semiconductor substrate; an interlayer insulating film formed on the first MOS transistor; a first contact plug formed in the interlayer insulating film on one of a source region and a drain region of the first MOS transistor; a second contact plug formed in the interlayer insulating film on the other of the source region and the drain region; a first interconnect layer formed on the first contact plug; a magnetoresistive effect element formed on the second contact plug, the magnetoresistive effect element being arranged in a layer having a height equal to that of the first interconnect layer from a semiconductor substrate surface; a second MOS transistor formed on the semiconductor substrate; a third contact plug formed in the interlayer insulating film on one of a source region and a drain region of the second MOS transistor; and a second interconnect layer formed on the third contact plug, the second interconnect layer being arranged in a layer having a height equal to those of the first interconnect layer and the magnetoresistive effect element from the semiconductor substrate surface.
According to a second aspect of the present invention, there is provided a semiconductor memory device comprising: a first MOS transistor formed on a semiconductor substrate; an interlayer insulating film formed on the first MOS transistor; a first contact plug formed in the interlayer insulating film on one of a source region and a drain region of the first MOS transistor; a second contact plug formed in the interlayer insulating film on the other of the source region and the drain region; a first interconnect layer formed on the first contact plug; a magnetoresistive effect element formed on the second contact plug, the magnetoresistive effect element being arranged in a layer having a height equal to that of the first interconnect layer from a semiconductor substrate surface; a second MOS transistor formed on the semiconductor substrate; a third contact plug formed in the interlayer insulating film on one of a source region and a drain region of the second MOS transistor; and a second interconnect layer formed on the third contact plug, a bottom surface of the second interconnect layer being arranged at a position higher than a bottom surface of the first interconnect layer from the semiconductor substrate surface.
According to a third aspect of the present invention, there is provided a semiconductor memory device comprising: a first MOS transistor formed on a semiconductor substrate; a first interlayer insulating film formed on the first MOS transistor; a first contact plug formed in the first interlayer insulating film on one of a source region and a drain region of the first MOS transistor; a second contact plug formed in the first interlayer insulating film on the other of the source region and the drain region; a first interconnect layer formed on the first contact plug; a second interconnect layer formed on the second contact plug, the second interconnect layer being arranged in a layer having a height equal to that of the first interconnect layer from a semiconductor substrate surface; a second interlayer insulating film formed on the first interlayer insulating film; a third interconnect layer formed in the second interlayer insulating film on the first interconnect layer; a magnetoresistive effect element formed in the second interlayer insulating film on the second interconnect layer; a second MOS transistor formed on the semiconductor substrate; a third contact plug formed in the first interlayer insulating film on one of a source region and a drain region of the second MOS transistor; and a fourth interconnect layer formed on the third contact plug, the fourth interconnect layer being arranged in a layer having a height equal to those of the first interconnect layer and the second interconnect layer from the semiconductor substrate surface.
Semiconductor memory devices according to embodiments of the present invention will be described below with reference to the accompanying drawings. In the embodiments, as the semiconductor memory devices, logic embedded MRAMs on which MRAMs and logic circuits are embedded will be exemplified. In the explanations, common reference numbers in all the drawings denote common parts, respectively.
A semiconductor memory device according to a first embodiment of the present invention will be described below.
A structure of the MRAM region is as follows. On a semiconductor substrate 11, a MOS field effect transistor (MOS transistor) having a gate electrode 12A, a gate insulating film 13A, and source or drain regions (diffusion layers) 14A and 14B is formed.
An interlayer insulating film 15A is formed on the semiconductor substrate 11 on which the MOS transistor is formed. In interlayer insulating film 15A on diffusion layer 14A of the MOS transistor, a contact plug 16A is formed to be in contact with diffusion layer 14A. Furthermore, in interlayer insulating film 15A on diffusion layer 14B, a contact plug 16B is formed to be in contact with diffusion layer 14B.
A silicon nitride film 17A is formed on interlayer insulating film 15A, and an interlayer insulating film 15B is formed on silicon nitride film 17A. In interlayer insulating film 15B on contact plug 16A, a first interconnect layer M1A is formed to be in contact with contact plug 16A. On contact plug 16B, a lower electrode 18 is formed to be in contact with contact plug 16B. Furthermore, on the lower electrode 18, an MTJ element 19 serving as a magnetoresistive effect element is formed.
A silicon nitride film 17B is formed on interlayer insulating film 15B, and an interlayer insulating film 15C is formed on silicon nitride film 17B. In interlayer insulating film 15C on the first interconnect layer M1A, a contact plug 20A is formed to be in contact with the first interconnect layer M1A. In interlayer insulating films 15B and 15C on the MTJ element 19, a contact plug 20B is formed to be in contact with the MTJ element 19.
In interlayer insulating film 15C on contact plugs 20A and 20B, a second interconnect layer M2A is formed to be in contact with contact plugs 20A and 20B. Furthermore, on the second interconnect layer M2A and interlayer insulating film 15C, a silicon nitride film 17C is formed.
A structure of the logic circuit region is as follows. On the semiconductor substrate 11, a MOS transistor having gate electrode 12A, gate insulating film 13B, and diffusion layer 14C is formed. On the semiconductor substrate 11 on which the MOS transistor is formed, interlayer insulating film 15A is formed. In interlayer insulating film 15A on diffusion layer 14C of the MOS transistor, contact plug 16C is formed to be in contact with diffusion layer 14C.
Silicon nitride film 17A is formed on interlayer insulating film 15A, and interlayer insulating film 15B is formed on silicon nitride film 17A. In interlayer insulating film 15B on a contact plug 16C, a first interconnect layer M1B is formed to be in contact with contact plug 16C.
Silicon nitride film 17B is formed on interlayer insulating film 15B, and interlayer insulating film 15C is formed on silicon nitride film 17B. In interlayer insulating film 15C on the first interconnect layer M1B, a contact plug 20C is formed to be in contact with the first interconnect layer M1B. In interlayer insulating film 15C on contact plug 20C, a second interconnect layer M2B is formed to be in contact with contact plug 20C. Furthermore, on the second interconnect layer M2B and interlayer insulating film 15C, silicon nitride film 17C is formed.
A method of manufacturing a semiconductor memory device according to the first embodiment will be described below.
As shown in the drawings, the semiconductor memory device has an MRAM region in which an MRAM is formed and a logic circuit region in which a logic circuit is formed.
As shown in
A hole for contact plug is formed in interlayer insulating film 15A by a lithography method and reactive ion etching (RIE). Subsequently, tungsten (W) is formed on interlayer insulating film 15A to bury the hole for contact plug with tungsten. Excessive tungsten on interlayer insulating film 15A is polished by CMP to leave the tungsten in the hole for contact plug. In this manner, contact plugs 16A, 16B, and 16C are formed on diffusion layers 14A, 14B, and 14C, respectively.
As shown in
Subsequently, as shown in
As shown in
An interconnect trench to arrange the first interconnect layer is formed in interlayer insulating film 15B and silicon nitride film 17A on contact plugs 16A and 16C by a lithography method and RIE. Subsequently, a barrier metal and a Cu seed layer are formed in the interconnect trench by a sputtering method. Furthermore, Cu plating is formed on the Cu seed layer. Excessive Cu on interlayer insulating film 15B is polished by CMP, as shown in
Interlayer insulating film 15C is formed on the structure shown in
In a sectional structure of a logic circuit region in the logic embedded MRAM, since a via hole is arranged between a contact plug connected to the diffusion layer and the first interconnect layer, a resistance in the logic circuit increases, which is one of the causes of prevention of a high-speed operation. However, according to the first embodiment, in the logic circuit region in the logic embedded MRAM, no via hole is arranged between contact plug 16C and the first interconnect layer M1B, and a first interconnect layer is directly formed on the contact plug. In this manner, since the resistance in the logic circuit can be reduced, the high-speed operation of the logic embedded MRAM becomes possible.
Furthermore, after the MTJ element is formed in the MRAM region, an interlayer insulating film is deposited, and the first interconnect layers M1A and M1B each having a damascene structure are formed at the same level as that of the MTJ element (in a layer having a height almost equal to that of the MTJ element from a substrate surface) to make the structure of the logic circuit almost equal to the structure of the standard logic circuit. In this manner, a process of the logic circuit in the logic embedded MRAM is consistent with a process of a standard logic circuit.
A semiconductor memory device according to a second embodiment of the present invention will be described below. The same reference numbers as in the configuration in the first embodiment denote the same parts in the second embodiment.
The second embodiment has a structure which solves this problem. A bottom surface of the lower electrode 18 formed under the MTJ element 19 is formed at a position lower than a bottom surface of the first interconnect layer M1B in a logic circuit region. In this manner, a distance between an upper surface of the MTJ element 19 and upper surfaces of the first interconnect layers M1A and M1B is longer than that in the first embodiment. As a manufacturing method, after contact plugs 16A, 16B, and 16C are formed, an MRAM region is etched by lithography or the like in a predetermined depth. Thereafter, the MTJ element 19 may be formed, and interlayer insulating film 15B may be deposited.
A method of manufacturing a semiconductor memory device according to the second embodiment will be described below.
As shown in
Surfaces of interlayer insulating film 15A and contact plugs 16A and 16B in the MRAM region are etched by a lithography method and RIE and, as shown in
By the same steps as those in the first embodiment, a structure shown in
Thereafter, by the same steps as those in the first embodiment, a structure as shown in
In the second embodiment, a bottom surface of the lower electrode 18 formed under the MTJ element 19 is formed at a position lower than a bottom surface of the first interconnect layer M1B in the logic circuit region, and a distance between an upper surface of the MTJ element 19 and upper surfaces of the first interconnect layers M1A and M1B is longer than that in the first embodiment. In this manner, the MTJ element 19 can be suppressed from being etched in a Cu polishing step performed by CMP. The other configurations and effects are the same as those in the first embodiment.
A semiconductor memory device according to a third embodiment of the present invention will be described below. The same reference numbers as in the configuration in the first embodiment denote the same parts in the third embodiment.
In the first embodiment, since contact plugs to the first interconnect layers M1A and M1B and a contact plug to the MTJ element 19 have different depths, the number of steps to form holes for contact plug increases. In order to suppress this increase, an electrode (intermediate plug) is formed on the MTJ element 19 to make depths of a contact plug to the first interconnect layer and a contact plug to the MTJ element equal to each other.
As shown in the drawing, an intermediate plug (electrode) 21 is formed between the MTJ element 19 and contact plug 20B.
In this manner, upper surfaces of the first interconnect layers M1A and M1B and an upper surface of the intermediate plug 21 become equal to each other in height. As a result, the depths of contact plugs 20A and 20C connected to the first interconnect layer and a depth of contact plug 20B connected to the MTJ element can be made equal to each other, and thus the number of steps to form holes for the contact plugs can be prevented from increasing.
A method of manufacturing a semiconductor memory device according to the third embodiment will be described below.
As shown in
As shown in
As shown in
As shown in
An interconnect trench to arrange a first interconnect layer is formed in interlayer insulating film 15B and silicon nitride film 17A on contact plugs 16A and 16C by a lithography method and RIE. Subsequently, a barrier metal and a Cu seed layer are formed in the interconnect trench by a sputtering method. Furthermore, Cu plating is formed on the Cu seed layer. Excessive Cu on interlayer insulating film 15B is polished by CMP, as shown in
Interlayer insulating film 15C is formed on the structure shown in
In the third embodiment, since a depth of the contact plug connected to the first interconnect layer and a depth of a contact plug connected to the MTJ element are equal to each other, the number of steps to form holes for contact plug can be reduced. The other configurations and effects are the same as those in the first embodiment.
A semiconductor memory device according to a fourth embodiment of the present invention will be described below. The same reference numbers as in the configuration in the first embodiment denote the same parts in the fourth embodiment.
In the fourth embodiment, the MTJ element 19 is formed at the same level (in a layer having a height almost equal to that of contact plug 20A from a semiconductor substrate surface) as that of contact plug 20A in an MRAM region to make a via hole under a first interconnect layer in a logic circuit region unnecessary.
A structure of the MRAM region is as follows. As in the first embodiment, a MOS transistor is formed on the semiconductor substrate 11. Interlayer insulating film 15A is formed on the semiconductor substrate 11. On diffusion layer 14A of the MOS transistor, contact plug 16A is formed to be in contact with diffusion layer 14A. Furthermore, on diffusion layer 14B, contact plug 16B is formed to be in contact with diffusion layer 14B.
Silicon nitride film 17A is formed on interlayer insulating film 15A, and interlayer insulating film 15B is formed on silicon nitride film 17A. In interlayer insulating film 15B on contact plug 16A, the first interconnect layer M1A is formed to be in contact with contact plug 16A. On contact plug 16B, a first interconnect layer M1C is formed to be in contact with contact plug 16B.
The lower electrode 18 is formed on the first interconnect layer M1C, and the MTJ element 19 is formed on the lower electrode 18. The intermediate plug 21 is formed on the MTJ element 19. Furthermore, the interlayer insulating film 22 is formed between the lower electrode 18 and the intermediate plug 21.
Silicon nitride film 17B is formed on the first interconnect layer M1A, the intermediate plug 21, and interlayer insulating film 15B, and interlayer insulating film 15C is formed on silicon nitride film 17B.
In interlayer insulating film 15C on the first interconnect layer M1A, contact plug 20A is formed to be in contact with the first interconnect layer M1A. In interlayer insulating film 15C on contact plug 20A, the second interconnect layer M2A is formed to be in contact with contact plug 20A. Silicon nitride film 17C is formed on the second interconnect layer M2A and interlayer insulating film 15C. Furthermore, an interlayer insulating film 15D is formed on silicon nitride film 17C.
In interlayer insulating film 15D on the second interconnect layer M2A, a contact plug 23A is formed to be in contact with the second interconnect layer M2A. In interlayer insulating films 15C and 15D on the intermediate plug 21, a contact plug 23B is formed to be in contact with the intermediate plug 21. In interlayer insulating film 15D on contact plugs 23A and 23B, a third interconnect layer M3A is formed to be in contact with contact plugs 23A and 23B. Furthermore, a silicon nitride film 17D is formed on the third interconnect layer M3A and interlayer insulating film 15D.
A structure of a logic circuit region is as follows. As in the first embodiment, a MOS transistor is formed on the semiconductor substrate 11. Interlayer insulating film 15A is formed on the semiconductor substrate 11. In interlayer insulating film 15A on diffusion layer 14C of the MOS transistor, contact plug 16C is formed to be in contact with diffusion layer 14C.
Silicon nitride film 17A is formed on interlayer insulating film 15A, and interlayer insulating film 15B is formed on silicon nitride film 17A. In interlayer insulating film 15B on contact plug 16C, the first interconnect layer M1B is formed to be in contact with contact plug 16C.
Silicon nitride film 17B is formed on interlayer insulating film 15B and the first interconnect layer M1B, and interlayer insulating film 15C is formed on silicon nitride film 17B. In interlayer insulating film 15C on the first interconnect layer M1B, contact plug 20C is formed to be in contact with the first interconnect layer M1B. In interlayer insulating film 15C on contact plug 20C, the second interconnect layer M2B is formed to be in contact with contact plug 20C. Silicon nitride film 17C is formed on the second interconnect layer M2B and interlayer insulating film 15C. Furthermore, interlayer insulating film 15D is formed on silicon nitride film 17C.
In interlayer insulating film 15D on the second interconnect layer M2B, a contact plug 23C is formed to be in contact with the second interconnect layer M2B. In interlayer insulating film 15D on contact plug 23C, a third interconnect layer M3B is formed to be in contact with contact plug 23C. Furthermore, silicon nitride film 17D is formed on the third interconnect layer M3B and interlayer insulating film 15D.
A method of manufacturing a semiconductor memory device according to the fourth embodiment will be described below.
As shown in
As shown in
In interlayer insulating film 15B and silicon nitride film 17A on contact plugs 16A, 16B, and 16C, an interconnect trench to arrange a first interconnect layer is formed by a lithography method and RIE. Subsequently, a barrier metal and a Cu seed layer are formed in the interconnect trench by a sputtering method. Furthermore, Cu plating is formed on the Cu seed layer. Excessive Cu on interlayer insulating film 15B is polished by CMP and, as shown in
On interlayer insulating film 15B in which the contact plug is formed, the conductive film 18 serving as a lower electrode is formed. Subsequently, a film serving as an MTJ element is formed on the conductive film 18. The film serving as the MTJ element is patterned by a lithography method and RIE to form the MTJ element 19 on the conductive film 18 on contact plug 16B.
The interlayer insulating film 22 is deposited on the conductive film 18 and the MTJ element 19. Subsequently, a surface of the interlayer insulating film 22 is flattened by CMP to expose a surface of the MTJ element 19. Thereafter, a film serving as an intermediate plug is formed on the interlayer insulating film 22. The film serving as the intermediate plug, the interlayer insulating film 22, and the conductive film 18 are patterned by a lithography method and RIE, whereby, as shown in
As shown in
As shown in
In the fourth embodiment, the MTJ element 19 is formed in a layer at the same level as that of contact plug 20A in an MRAM region to make a contact plug under the first interconnect layer in a logic circuit region unnecessary. The other configurations and effects are the same as those in the first embodiment.
A semiconductor memory device according to a fifth embodiment of the present invention will be described below. The same reference numbers as in the configuration in the first embodiment denote the same parts in the fifth embodiment.
In the first embodiment and the second embodiment, it is observed that the MTJ element and the intermediate plug tend to be excessively etched by a smoothing process for the first interconnect layers M1A and M1B. In the fifth embodiment, a film thickness of the first interconnect layer M1A in an MRAM region is set to be larger than that of the first interconnect layer M1B in a logic circuit region to solve the problem.
A structure of the MRAM region is as follows. As in the first embodiment, a MOS transistor is formed on the semiconductor substrate 11. Interlayer insulating film 15A is formed on the semiconductor substrate 11. On diffusion layer 14A of the MOS transistor, contact plug 16A is formed to be in contact with diffusion layer 14A. Furthermore, on diffusion layer 14B, contact plug 16B is formed to be in contact with diffusion layer 14B.
Interlayer insulating film 15B is formed on interlayer insulating film 15A. In interlayer insulating film 15B on contact plug 16A, the first interconnect layer M1A is formed to be in contact with contact plug 16A. In interlayer insulating film 15B on contact plug 16B, the lower electrode 18 is formed, and the MTJ element 19 is formed on the conductive film 18. The intermediate plug 21 is formed on the MTJ element 19, and a silicon nitride film 24 is formed on the intermediate plug 21. Furthermore, the interlayer insulating film 22 is formed between the lower electrode 18 and the intermediate plug 21.
Silicon nitride film 17B is formed on the first interconnect layer M1A, the silicon nitride film 24, and interlayer insulating film 15B, and interlayer insulating film 15C is formed on silicon nitride film 17B.
In interlayer insulating film 15C on the first interconnect layer M1A, contact plug 20A is formed to be in contact with the first interconnect layer M1A. In interlayer insulating film 15C on the silicon nitride film 24, contact plug 20B is formed to be in contact with the silicon nitride film 24. In interlayer insulating film 15C on contact plugs 20A and 20B, the second interconnect layer M2A is formed to be in contact with contact plugs 20A and 20B. Furthermore, silicon nitride film 17C is formed on the second interconnect layer M2A and interlayer insulating film 15C.
A structure of the logic circuit region is as follows. As in the first embodiment, a MOS transistor is formed on the semiconductor substrate 11. Interlayer insulating film 15A is formed on the semiconductor substrate 11. In interlayer insulating film 15A on diffusion layer 14C of the MOS transistor, contact plug 16C is formed to be in contact with diffusion layer 14C.
Interlayer insulating film 15B is formed on interlayer insulating film 15A. In interlayer insulating film 15B on contact plug 16C, the first interconnect layer M1B is formed to be in contact with contact plug 16C.
Silicon nitride film 17B is formed on interlayer insulating film 15B and the first interconnect layer M1B, and interlayer insulating film 15C is formed on silicon nitride film 17B. In interlayer insulating film 15C on the first interconnect layer M1B, contact plug 20C is formed to be in contact with the first interconnect layer M1B. In interlayer insulating film 15C on contact plug 20C, the second interconnect layer M2B is formed to be in contact with contact plug 20C. Furthermore, silicon nitride film 17C is formed on the second interconnect layer M2B and interlayer insulating film 15C.
A method of manufacturing a semiconductor memory device according to the fifth embodiment will be described below.
As shown in
As shown in
As shown in
Thereafter, a film 21 (for example, a TiN film) serving as an intermediate plug is deposited on the interlayer insulating film 22 and the MTJ element 19. Furthermore, the silicon nitride film 24 is deposited on the film 21 serving as the intermediate plug. The silicon nitride film 24, the film 21 serving as the intermediate plug, the interlayer insulating film 22, and the conductive film 18 are patterned by a lithography method and RIE, as shown in
As shown in
An interconnect trench to arrange a first interconnect layer is formed in interlayer insulating film 15B on contact plugs 16A and 16C by a lithography method and RIE. Subsequently, a barrier metal and a Cu seed layer are formed in the interconnect trench by a sputtering method. Furthermore, Cu plating is formed on the Cu seed layer. Excessive Cu on interlayer insulating film 15B is polished by CMP, as shown in
Interlayer insulating film 15C is formed on the structure shown in
In the fifth embodiment, a film thickness of the first interconnect layer M1A in the MRAM region is set to be larger than that of the first interconnect layer M1B in the logic circuit region to make it possible to prevent the MTJ element 19 or the intermediate plug 21 from being etched in a smoothing process for the first interconnect layers M1A and M1B. The other configurations and effects are the same as those in the first embodiment.
Finally, an MTJ element serving as a magnetoresistive effect element included in the semiconductor memory device according to the first to fifth embodiments will be described below.
According to the embodiments of the present invention, a semiconductor memory device which can be operated at high speed and which includes a logic circuit and an MRAM can be provided.
The embodiments described above can not only be singularly executed but also be executed in combination with each other. Furthermore, the embodiments described above include inventions in various phases. A plurality of constituent elements disclosed in the embodiments are arbitrarily combined to each other to make it possible to extract the inventions in the various phases.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2009-021653 | Feb 2009 | JP | national |