This application is based on and claims the benefit of priority from prior Japanese Patent Application No. 2011-270917, filed on Dec. 12, 2011, the entire contents of which are incorporated herein by reference.
Embodiments described in the present specification relate to a semiconductor memory device.
In recent years, resistance varying memory is receiving attention as a potential successor to flash memory. Resistance varying memory is generally configured by memory cells arranged in a matrix at intersections of a plurality of bit lines and a plurality of word lines intersecting the bit lines, each of the memory cells comprising a variable resistance element and a rectifying element.
Such a memory cell of resistance varying memory is formed connecting in series the variable resistance element which has a property that its resistance value changes by application of a voltage or the like, and a selector element which is a diode or the like. In such a memory cell, it may occur that characteristics of the variable resistance element or the selector element change, whereby variations in characteristics among memory cells may occur. Therefore, a memory cell in which such changes in characteristics are suppressed is desired.
A semiconductor memory device in an embodiment described below comprises a memory cell array configured as an arrangement of memory cells disposed at intersections of a plurality of first lines and a plurality of second lines formed so as to intersect one another, each of the memory cells comprising a variable resistance element. A control circuit selectively drives the first lines and the second lines. The variable resistance element is configured by a transition metal oxide film. An electrode connected to the variable resistance element includes a polysilicon electrode configured from polysilicon. A block layer is formed between the polysilicon electrode and the variable resistance element.
Embodiments of the present invention are exemplified below with reference to the drawings. Note that in each of the drawings, identical symbols are assigned to similar configurative elements, and detailed descriptions of such elements are omitted where appropriate. In addition, arrow X, arrow Y, and arrow Z in the drawings indicate mutually perpendicular directions.
First, an overview of a nonvolatile semiconductor memory device according to a first embodiment is described with reference to
As shown in
The memory cell array 10 includes word lines WL (WL1 and WL2) and bit lines BL (BL1 and BL2) intersecting one another, and memory cells MC (MC<1, 1>-MC<2, 2>) disposed at intersections of the word lines WL and the bit lines BL.
The word lines WL are formed extending in an X direction and arranged with a certain pitch in a Y direction. The bit lines BL are formed extending in the Y direction and arranged with a certain pitch in the X direction. The memory cells MC (MC<1, 1>-MC<2, 2>) are disposed in a matrix on a surface formed in the X direction and the Y direction.
Each of the memory cells MC includes a diode DI and a variable resistance element VR connected in series. The diode DI functions as a selector element for allowing a desired current to flow only in a selected memory cell MC.
The variable resistance element VR is capable of being repeatedly changed between a low-resistance state and a high-resistance state by application of a voltage or supply of a current. The memory cell MC stores data in a nonvolatile manner based on resistance values in these two states. The diode DI has its anode connected to the word line WL and its cathode connected to one end of the variable resistance element VR. The other end of the variable resistance element VR is connected to the bit line BL.
The word line selector circuit 20a includes a plurality of select transistors Tra (Tra1 and Tra2). Each of the select transistors Tra has its one end connected to one end of the word line WL and its other end connected to the word line drive circuit 20b. Gates of the select transistors Tra are supplied with signals Sa (Sa1 and Sa2). Control of the signal Sa results in the word line selector circuit 20a selectively connecting the word line WL to the word line drive circuit 20b.
The word line drive circuit 20b applies to the word line WL a voltage required in erase of data stored in the memory cell MC, write of data to the memory cell MC, and readout of data from the memory cell MC. In addition, the word line drive circuit 20b supplies to the word line WL a current required in erase of data, write of data, and readout of data.
The bit line selector circuit 30a includes a plurality of select transistors Trb (Trb1 and Trb2). Each of the select transistors Trb has its one end connected to one end of the bit line BL and its other end connected to the bit line drive circuit 30b. Gates of the select transistors Trb are supplied with signals Sb (Sb1 and Sb2). Control of the signal Sb results in the bit line selector circuit 30a selectively connecting the bit line BL to the bit line drive circuit 30b.
The bit line drive circuit 30b applies to the bit line BL a voltage required in erase of data stored in the memory cell MC, write of data to the memory cell MC, and readout of data from the memory cell MC. The bit line drive circuit 30b supplies to the bit line BL a current required in erase of data, write of data, and readout of data. In addition, the bit line drive circuit 30b outputs data read-out via the bit line BL to external.
[Stacking Structure]
Next, a stacking structure of the memory cell array 10 is described with reference to
The memory cell array 10 is configured by a stacking structure 10A shown in
The memory layer 60 functions as the previously-mentioned memory cells MC. The second conductive layer 70 functions as the previously-mentioned bit lines BL. That is, the stacking structure 10A (memory cell array 10) has a so-called cross-point type configuration in which the memory layer 60 (memory cells MC) is disposed at intersections of the first conductive layer 50 (word lines WL) and the second conductive layer 70 (bit lines BL).
The first conductive layer 50 is formed in stripes extending in the X direction and having a certain pitch in the Y direction. The first conductive layer 50 is formed from a conductive material (for example, a metal, or the like). The first conductive layer 50 is preferably formed from a material of high heat resistance and low resistance value. For example, tungsten (W), titanium (Ti), tantalum (Ta), and their nitrides, or stacks of these metals and their nitrides, maybe employed as the material.
The memory layer 60 is provided above the first conductive layer 50 and are disposed in a matrix in the X direction and the Y direction.
The second conductive layer 70 is formed in stripes extending in the Y direction and having a certain pitch in the X direction. The second conductive layer 70 is formed so as to be in contact with an upper surface of the memory layer 60. The second conductive layer 70 is preferably formed from a material of high heat resistance and low resistance value. For example, tungsten (W), titanium (Ti), tantalum (Ta), and their nitrides, or stacks of these metals and their nitrides, may be employed as the material. Note that the first conductive layer 50 and the second conductive layer 70 may be formed from the same material or may be formed from a different material.
The stacking structure 10A shown in
For example, the memory cell array 10 may be configured by a stacking structure 10B shown in
Moreover, the memory cell array 10 may be configured by a stacking structure 100 shown in
In this first embodiment, description proceeds assuming the structure in
Next, a configuration of the memory layer 60 is described.
The memory layer in the comparative example shown in
The electrode layer 61 is formed by, for example, titanium nitride (TiN).
The diode layer 62 is formed in a layer above the electrode layer 61. The diode layer 62 functions as the previously-mentioned diode DI. The diode layer 62 may be configured having, for example, a MIM (Metal-Insulator-Metal) structure, a PIN (P+polysilicon-Intrinsic-N+polysilicon) structure, and so on.
The electrode layer 63 is formed in a layer above the diode layer 62. The electrode layer 63 may be formed by titanium nitride, similarly to the electrode layer 61. The electrode layers 61 and 63 may be formed from at least one kind or more of metals selected from “element group g1” shown below, or any of nitrides and carbides of the “element group g1” such as “compound group g1” shown below. Alternatively, the electrode layers 61 and 63 may be formed from a mixture of these “element group g1” and “compound group g1”.
Element group g1: tungsten (W), tantalum (Ta), silicon (Si), iridium (Ir), rubidium (Rb), gold (Au), platinum (Pt), palladium (Pd), molybdenum (Mo), nickel (Ni), chromium (Cr), cobalt (Co), and titanium (Ti).
Compound group g1: Ti—N, Ti—Si—N, Ta—N, Ta—Si—N, Ti—C, Ta—C, and W—N.
The polysilicon layer 64 is formed in a layer above the electrode layer 63. The variable resistance layer 66 is formed in a layer above this polysilicon layer 64, and the variable resistance layer 67 is further formed in a layer above this variable resistance layer 66. The variable resistance layer 66 is formed by a transition metal oxide. The transition metal is, for example, hafnium (Hf), manganese (Mn), zirconium (Zr), or the like. Now, although the description and drawings are for the case where hafnium is selected as an example, it is clear from the explanation below that similar advantages can be expected also in the case where other transition metals are employed. The variable resistance layer 66 may be formed by hafnium oxide (HfOx) with a film thickness of about 50 A. The variable resistance layer 67 need not be present, but when the variable resistance layer 67 is formed, it may be formed by titanium oxide (TiOx) with a film thickness of about 8 A. The variable resistance layers 66 and 67 function integrally as the variable resistance element VR in
Next, a structure of the memory layer 60 in the first embodiment is described with reference to
This block layer 65 is provided to prevent silicon (Si) in the polysilicon layer 64 from combining with hafnium (Hf) in the variable resistance layer 66 to form hafnium silicide (HfSi). As an example, the block layer 65 may be formed adopting a material such as silicon nitride (SiN), silicon oxynitride (SiON), or silicon oxide (SiO2), and having a film thickness of about 1 nm.
In the comparative example of
However, when performing film formation of the HfOx film in the variable resistance layer 66 by sputtering and radical oxidation, the following problem arises. That is, as shown in
Moreover, when hafnium silicide (HfSi) is formed in the boundary between the polysilicon layer 64 and the variable resistance layer 66, a forming voltage required in a forming operation greatly varies among plurality of memory cells.
Accordingly, in the present embodiment, as shown in
Another advantage of the block layer 65 will be described with reference to
In contrast, in the case of the memory layer comprising the block layer 65 as in
Next, yet another separate advantage of this block layer 65 will be described with reference to
On the other hand, when the block layer 65 formed a silicon nitride film or the like is present, only a potential barrier of the silicon nitride film of the block layer 65 remains between the variable resistance layer 66 and the polysilicon layer 64. The block layer 65 has an extremely thin film thickness of about 1 nm, hence allows tunnel current to flow easily. This enables applied voltages in the forming operation, setting operation, and resetting operation to be lowered, whereby power consumption can be reduced.
As described above, the present embodiment, by forming the block layer 65 between the polysilicon layer 64 and the variable resistance layer 66, allows variation in characteristics among memory cells to be suppressed, and also allows operating voltage to be lowered, whereby power consumption can be reduced.
Next, a semiconductor memory device according to a second embodiment is described with reference to
The memory cell arrays L0 and L1 each include the diode layers 61. The diode layers 61 included in the memory cell arrays L0 and L1 are all formed having a direction from the word lines WL toward the bit lines BL as a forward direction. In other words, in the lower layer memory cell array L0, the diode layers 61 each comprise, sequentially from a lower layer side (word line side), a p type semiconductor layer 61a, an i type semiconductor layer 61b, and an n type semiconductor layer 61c. Conversely, in the upper layer memory cell array L1, the diode layers 61 each comprise, sequentially from an upper layer side (word line side), a p type semiconductor layer 61a, an i type semiconductor layer 61b, and an n type semiconductor layer 61c.
In addition, in the lower layer memory cell array L0, the polysilicon layer 64, the block layer 65, the variable resistance layer 66, and the variable resistance layer 67 are formed sequentially from below in a layer above the diode layer 61. Conversely, in the upper layer memory cell array L1, the polysilicon layer 64, the block layer 65, the variable resistance layer 66, and the variable resistance layer 67 are formed sequentially from above in a layer above the diode layer 61. In order to match characteristics of the memory cell arrays in each layer, an order of stacking is sometimes changed on a memory cell array basis.
In the lower layer memory cell array L0, it is possible to form the block layer 65 of silicon nitride on the polysilicon layer 64 by using an ALD method and radical nitridation.
On the other hand, in the upper layer memory cell array L1, the block layer 65 of SiN is formed in a layer above the variable resistance layer 66 configured from hafnium oxide (HfOx). In this case, instead of employing the above-described ALD method and radical nitridation, it is desirable to first form a thin SiO2 film by the ALD method and then form silicon nitride or silicon oxynitride on that thin SiO2 film by plasma nitridation. Note that the memory cell array L0 may be located above the shared bit line BL, and the memory cell array L1 may be located below the shared bit line BL.
While certain embodiments of the inventions have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2011-270917 | Dec 2011 | JP | national |