Claims
- 1. A semiconductor device having (1) a memory cell array including memory cells each having a first N-channel MISFET, and (2) a peripheral circuit including a second N-channel MISFET and a bipolar transistor, comprising:
a semiconductor substrate having a main surface; a first semiconductor region having a first conductivity type in which said first N-channel MISFET is formed; a second semiconductor region having said first conductivity type and in which said second N-channel MISFET is formed; a third semiconductor region having a second conductivity type which is opposite to said first conductivity type; a fourth semiconductor region having said first conductivity type formed in said third semiconductor region; a fifth semiconductor region having said second conductivity type formed in said fourth semiconductor region, and said third, fourth and fifth semiconductor regions constitute said bipolar transistor; and a sixth semiconductor region having said second conductivity type formed between said first and said second semiconductor regions, the first semiconductor region being spaced from the second semiconductor region by said sixth semiconductor region.
- 2. A semiconductor device according to claim 1, wherein a first fixed potential is supplied to said second semiconductor region and a second fixed potential which is different from said first fixed potential, is supplied to said sixth semiconductor region.
- 3. A semiconductor device according to claim 2, wherein said first MISFET comprises two seventh semiconductor regions having said second conductivity type formed in said first semiconductor region and a first conductive strip formed over said main surface of said semiconductor substrate via a first insulating film and formed between said two seventh semiconductor regions, and said second MISFET comprises two eighth semiconductor regions having said second conductivity type formed in said second semiconductor region and a second conductive strip formed over said main surface of said semiconductor substrate via a second insulating film and formed between said two eighth semiconductor regions.
- 4. A semiconductor device according to claim 3, wherein said first conductivity type is P-type and said second conductivity type is N-type.
- 5. A semiconductor device according to claim 1, wherein said sixth semiconductor region forms a guard band of the semiconductor device.
- 6. A semiconductor device according to claim 5, wherein the guard band surrounds the memory cell array.
- 7. A semiconductor device according to claim 1, wherein said first N-channel MISFET has source and drain regions formed in the first semiconductor region, and wherein said sixth semiconductor region and said source and drain regions of said first N-channel MISFET are regions formed simultaneously.
- 8. A semiconductor device according to claim 1, wherein the bipolar transistor includes a current collector region, and the sixth semiconductor region and the current collection region are regions formed simultaneously.
- 9. A semiconductor device according to claim 1, further comprising a ninth semiconductor region, of the second conductivity type, below the sixth semiconductor region.
- 10. A semiconductor device according to claim 1, wherein the sixth semiconductor region forms a guard band of the semiconductor device, and wherein the guard band is only of the second conductivity type.
- 11. A semiconductor device according to claim 1, said semiconductor device being a static RAM.
- 12. A semiconductor device having (1) a memory cell array including memory cells each having a first N-channel MISFET, and (2) a peripheral circuit including a second N-channel MISFET and a bipolar transistor, comprising:
a semiconductor substrate having a main surface; a first semiconductor region of P-type conductivity formed in said semiconductor substrate, and said first N-channel MISFET is formed in said first semiconductor region; a second semiconductor region of P-type conductivity formed in said semiconductor substrate, and said second N-channel MISFET is formed in said second semiconductor region; a third semiconductor region of N-type conductivity formed in said semiconductor substrate; a fourth semiconductor region of P-type conductivity formed in said third semiconductor region; a fifth semiconductor region of N-type conductivity formed in said fourth semiconductor region, and said third, fourth and fifth semiconductor regions constitute said bipolar transistor; and a sixth semiconductor region of N-type conductivity formed between said first and said second semiconductor regions, the first semiconductor region being spaced from the second semiconductor region by said sixth semiconductor region, wherein a first fixed potential is supplied to said second semiconductor region, and a second fixed potential which is different from said first fixed potential is supplied to said sixth semiconductor region.
- 13. A semiconductor device according to claim 12, wherein said first MISFET comprises two seventh semiconductor regions of N-type conductivity in said first semiconductor region and a first conductive strip formed over said main surface of said semiconductor substrate via a first insulating film and formed between said two seventh semiconductor regions, and said second MISFET comprises two eighth semiconductor regions of N-type conductivity in said second semiconductor region and a second conductive strip formed over said main surface of said semiconductor substrate via a second insulating film and formed between said two eighth semiconductor regions.
- 14. A semiconductor device according to claim 12, further comprising a ninth semiconductor region, of N-type conductivity, below the sixth semiconductor region.
- 15. A semiconductor device according to claim 12, wherein the sixth semiconductor region forms a guard band of the semiconductor device, and wherein the guard band is only of N-type conductivity.
- 16. A semiconductor device according to claim 12, said semiconductor device being a static RAM.
Priority Claims (6)
Number |
Date |
Country |
Kind |
209971/1985 |
Sep 1985 |
JP |
|
65696/1986 |
Mar 1986 |
JP |
|
179913/1986 |
Aug 1986 |
JP |
|
64055/1986 |
Mar 1986 |
JP |
|
258506/1985 |
Nov 1985 |
JP |
|
PCT/JP86/00579 |
Nov 1986 |
JP |
|
Parent Case Info
[0001] This application is a continuation-in-part application of application Ser. No. 889,405, filed Aug. 26, 1986; a continuation-in-part application of application Ser. No. 087,256, filed Jul. 13, 1987; and a continuation-in-part application of application Ser. No. 029,681, filed Mar. 24, 1987.
Divisions (4)
|
Number |
Date |
Country |
Parent |
08574110 |
Dec 1995 |
US |
Child |
09688960 |
Oct 2000 |
US |
Parent |
08352238 |
Dec 1994 |
US |
Child |
08574110 |
Dec 1995 |
US |
Parent |
08229340 |
Apr 1994 |
US |
Child |
08352238 |
Dec 1994 |
US |
Parent |
07769680 |
Oct 1991 |
US |
Child |
08229340 |
Apr 1994 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09688960 |
Oct 2000 |
US |
Child |
10115101 |
Apr 2002 |
US |
Parent |
07645351 |
Jan 1991 |
US |
Child |
07769680 |
Oct 1991 |
US |
Parent |
07262030 |
Oct 1988 |
US |
Child |
07645351 |
Jan 1991 |
US |
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
06889405 |
Jul 1986 |
US |
Child |
07262030 |
Oct 1988 |
US |
Parent |
07087256 |
Jul 1987 |
US |
Child |
07262030 |
Oct 1988 |
US |
Parent |
07029681 |
Mar 1987 |
US |
Child |
07262030 |
Oct 1988 |
US |