Claims
- 1. A semiconductor memory device, comprising:a memory array including a plurality of memory cells, a plurality of word lines, a plurality of bit line pairs; and a peripheral circuit including a decoder circuit which selects at least one memory cell in the memory array, driver circuits which drive the plurality of word lines to select levels, and a sense amplifier circuit which amplifies a potential on each of the bit line pair; said each memory cell including a flip-flop circuit including a first inverter and a second inverter, and a pair of transmission MOS transistors respectively connected between the flip-flop circuit and the bit line pair connected to input/output nodes of the flip-flop circuit, wherein an operating voltage of the memory cell and an operating voltage of the driver circuit are higher than an operating voltage of the decoder circuit, a threshold voltage of each MOS transistor included in the memory cell is higher than a threshold voltage of each MOS transistor included in the decoder circuit, a gate insulating film for the MOS transistors included in the memory cell is thicker than a gate insulating film for the MOS transistors included in the decoder circuit, and a selection level for the word line is higher than the level of the operating voltage of the decoder circuit.
- 2. The semiconductor memory device according to claim 1, wherein the ratio between a gate width and a gate length of each transmission MOS transistor included in the memory cell is identical to or set smaller than the ratio between a gate width and a gate length of each of N channel MOS transistors included in the first inverter and the second inverter.
- 3. The semiconductor memory device according to claim 1, wherein the ratio between a gate width and a gate length of a P channel load MOS transistor included in each of the first inverter and the second inverter is substantially identical to or set larger than the ratio between the gate width and gate length of each transmission MOS transistor included in the memory cell.
- 4. The semiconductor memory device according to claim 2, wherein a precharge level for the bit line pair is set lower than a selection level for the word line.
- 5. The semiconductor memory device according to claim 4, wherein the word-line selection level is set higher than a potential obtained by adding the threshold voltage of the transmission MOS transistor to the precharge level for the bit line pair, and the ratio between the gate width and gate length of the P channel load MOS transistor is greater than 0.9 times the ratio between the gate width and gate length of the transmission MOS transistor.
- 6. The semiconductor memory device according to claim 4, wherein the word-line selection level is set lower than a potential obtained by adding the threshold voltage of the transmission MOS transistor to the precharge level for the bit line pair, the ratio between the gage width and gate length of the P channel load MOS transistor is identical to or set smaller than the ratio between the gate width and gate length of the transmission MOS transistor, and the ratio between the gate width and gate length of the transmission MOS transistor is identical to or smaller than the ratio between the gate width and gate length of the N channel MOS transistor.
- 7. The semiconductor memory device according to claim 1, wherein the word-line selection level is the same potential as the operating voltage of the memory cell.
- 8. The semiconductor memory device according to claim 1, further including a step-up circuit which boosts a power supply voltage supplied from outside, wherein the memory cell and each of the driver circuits respectively use a voltage boosted by the step-up circuit as an operating voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-241594 |
Aug 2001 |
JP |
|
Parent Case Info
This application is a Divisional of nonprovisional U.S. application Ser. No. 10/198,925 filed on Jul. 22, 2002 now U.S. Pat. No. 6,657,887, filed on Dec. 2, 2003. Priority is claimed based upon U.S. application Ser. No. 10/198,925 filed on Jul. 22, 2002, which claims the priority of Japanese Application No. 2001-241594 filed on Aug. 9, 2001.
US Referenced Citations (10)
Foreign Referenced Citations (9)
Number |
Date |
Country |
58-161195 |
Mar 1982 |
JP |
2-295164 |
May 1989 |
JP |
3-83289 |
Aug 1989 |
JP |
2115704 |
Apr 1990 |
JP |
5-120882 |
Oct 1991 |
JP |
8-69693 |
Aug 1994 |
JP |
9-51042 |
Feb 1996 |
JP |
10-242839 |
Feb 1997 |
JP |
WO 9738444 |
Apr 1997 |
WO |
Non-Patent Literature Citations (2)
Entry |
Takakuni Douseki and Shin-ichiro Mutoh, “Static-Noise Margin Analysis for a Scaled-Down CMOS Memory Cell”, Journal of Institute of Electronics Information and Communication Engineers C-11, (Jul. 1992), vol. J75-c-11 No. 7, pp. 350-361. |
T. Inukai, M. Takamiya, K. Nose, H. Kawaguchi, T. Hiramoto and T. Sakurai, “Boosted Gate MOS (BGMOS): Device/Circuit Cooperation Scheme to Achieve Leakage-Free Giga-Scale Integration”, IEEE 2000 Custom Integrated Circuits Conference, pp. 409-412. |