Claims
- 1. A semiconductor memory device comprising:a semiconductor substrate having a plurality of source/drain regions; floating gate electrodes formed on the semiconductor substrate; a gate electrode interlayer insulating film formed on the floating gate electrodes; control gate electrodes perpendicular to the source/drain regions and formed on the floating gate electrodes formed on the gate electrode interlayer insulating film, wherin the floating gate electrodes at least contributing to a memory function, the upper face of the floating gate electrode and side thereof in a direction of extending the control gate electrode are covered with a gate electrode interlayer insulating film; the gate electrode interlayer insulating film covering the side of the floating gate electrode is formed to reach the floating gate electrode and a gate insulating film formed there below; for at least one region sandwiched between adjacent floating gate electrodes between the same control gate electrode, between the control gate electrode and the semiconductor substrate, the gate electrode interlayer insulating film or at least a portion of the gate insulating film and the gate electrode interlayer insulating film are present; and at least one dummy floating gate electrode not directly contributing to a memory function formed on a region between the floating gate electrodes contributing to the memory function.
- 2. The semiconductor memory device as claimed in claim 1, wherein an interval between the floating gate electrode and the dummy floating gate electrode is not more than twice the thickness of the control gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-89131 |
Apr 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
The present application is a division of U.S. patent application Ser. No. 09/055,541, which was filed on Apr. 6, 1998, now U.S. Pat. No. 6,022,777.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
A 0.67um2 Self-Aligned Shallow Trench Isolation Cell(SA-STI Cell) For 3V-only 256Mbit NAND EEPROMs, S. Aritome et al., 1994 IEEE, pp. 3.6.1-3.6.4. |
“A New Cell Structure for Sub-Quarter Micron High Density Flash Memory”, Yoshimitsu Yamauchi et al., 1995 IEEE, pp. 11.2.1-11.2.4. |