Claims
- 1. A semiconductor memory device comprising:
- a first row address line;
- a first memory cell connected to said first row address line;
- a first bit line responsive to data stored in said first memory cell when said first row address line is selected;
- a data line having a first connecting portion and a second connecting portion;
- a first column address line supplied with a first column address signal;
- a second row address line;
- a second memory cell connected to said second row address line;
- a second bit line responsive to data stored in said second memory cell when said second row address line is selected;
- a second column address line supplied with a second column address signal;
- a data transfer enable line;
- a first output circuit connected to said first connecting portion, said data transfer enable line, said first column address line and said first bit line, said first output circuit setting said data line to a potential corresponding to the data stored in said first memory cell in response to a potential supplied to said first bit line, a potential supplied to said data transfer enable line and the first column address signal when the first bit line responds to said data stored in the first memory cell;
- a first data line potential setting circuit disposed in the neighborhood of the first connecting portion to supply the first potential to said data line;
- a second output circuit connected to said second connecting portion, said data transfer enable line, said second column address line and said second bit line, said second output circuit setting said data line to a potential corresponding to the data stored in said second memory cell in response to a potential supplied to said second bit line, the potential of said data transfer enable line and the second column address signal when the second bit line responds to said data stored in the second memory; and
- a second data line potential setting circuit disposed in the neighborhood of the second connecting portion to supply the first potential to said data line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-311806 |
Dec 1994 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/542,221 filed Oct. 12, 1995 now U.S. Pat. No. 5,699,316.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 449 282 A2 |
Oct 1991 |
EPX |
9 490 652 A2 |
Jun 1992 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
542221 |
Oct 1995 |
|