Claims
- 1. A semiconductor memory device comprising:a base including a substrate, an interlayer insulating film, and another insulating film; a capacitive element including a lower electrode being provided on an upper surface of said base; and a wiring structure including a main wiring layer, the main wiring layer comprising a multilayered film of a plurality of layers selected from among a W layer, a Mo layer, a Ta layer, a Cu layer, a TiSi2 layer, a CoSi2 layer, a ZrSi2 layer, a WSi2 layer, a TaSi2 layer, a MoSi2 layer, a polysilicon layer, a TiN layer, a ZrN layer, and a TaN layer, the main wiring layer being provided in said base and being formed on an upper surface of said interlayer insulating film, the main wiring layer having side surfaces covered by said other insulating film, the wiring structure further including a barrier metal layer being provided in said base and being connected to said lower electrode, the barrier metal layer acting as a material impermeable to oxygen and having side surfaces covered by said other insulating film, the barrier metal being layered on an upper surface of said main wiring layer, wherein said main wiring layer and said lower electrode are isolated from each other by said barrier metal layer, and wherein the upper surface of said other insulating film and the upper surface of said barrier metal layer comprise matching levels and the interlayer insulating film extends over substantially an entire bottom surface of said main wiring layer.
- 2. The semiconductor memory device according to claim 1, wherein said capacitive element comprises a ferroelectric film and upper electrode layered in that order on the upper surface of said lower electrode.
- 3. The semiconductor memory device according to claim 1, wherein said barrier metal layer comprises a layer containing at least one of Ir and Pt.
- 4. The semiconductor memory device according to claim 1, wherein said plurality of layers comprise a TiN layer at a bottom of said main wiring layer.
- 5. The semiconductor memory device according to claim 1, wherein said plurality of layers comprise a TiN layer at a bottom and a side of said wiring structure.
- 6. The semiconductor memory device according to claim 2, wherein side surfaces of said lower electrode, said upper electrode and said ferroelectric film are connected continuously.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 11-156629 |
Jun 1999 |
JP |
|
Parent Case Info
This nonprovisional application is a divisional of U.S. application Ser. No. 09/580,642, filed May 30, 2000 now U.S. Pat. No. 6,291,250.
US Referenced Citations (18)
Foreign Referenced Citations (3)
| Number |
Date |
Country |
| 1-282862 |
Nov 1989 |
JP |
| 2-116124 |
Apr 1990 |
JP |
| 2-159033 |
Jun 1990 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| Yamazaki et al., “Advanced 0.5 μm FRAM Device Technology with full Capatability of Half-Micron CMOS Logic Device”, IEDM Digest of Technology Papers, 1997, pp. 613-616. |