Claims
- 1. A semiconductor memory device comprising:
- a first row address line;
- a first memory cell connected to said first row address line;
- a first bit line responsive to data stored in said first memory cell when said first row address line is selected;
- a data line;
- a first column address line inputted with a first column address signal;
- a second row address line;
- a second memory cell connected to said second row address line;
- a second bit line responsive to data stored in said second memory cell when said second row address line is selected;
- a second column address line inputted with a second column address signal;
- a data transfer enable line having a first connecting portion and a second connecting portion;
- a first potential setting circuit disposed in the neighborhood of the first connecting portion to set said data transfer enable line to a first potential in response to a first signal;
- a first output circuit connected to said data line, said first connecting portion, said first column address line and said first bit line, said first output circuit setting said data line to a potential corresponding to the data stored in said first memory cell in response to a potential supplied to said first bit line, the first potential set to said data transfer enable line and the first column address signal when the first bit line is responsive to said data stored in the first memory cell;
- a second potential setting circuit disposed in the neighborhood of the second connecting portion to set said data transfer enable line to the first potential in response to the first signal; and
- a second output circuit connected to said data line, said second connecting portion, said second column address line and said second bit line, said second output circuit setting said data line to a potential corresponding to the data stored in said second memory cell in response to a potential supplied to said second bit line, the first potential of said data transfer enable line and the second column address signal when the second bit line is responive to said data stored in the second memory cell.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-311806 |
Dec 1994 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/542,221 filed Oct. 12, 1995, U.S. Pat. No. 5,699,316.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5517462 |
Iwamoto et al. |
May 1996 |
|
5521878 |
Ohtani et al. |
May 1996 |
|
5619456 |
McClure |
Apr 1997 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 449 282 A2 |
Oct 1991 |
EPX |
9 490 652 A2 |
Jun 1992 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
542221 |
Oct 1995 |
|