Claims
- 1. A semiconductor device, comprising:
- a semiconductor layer used as a substrate formed on an insulating film; and
- a plurality of MOS transistors arranged on said semiconductor layer and each having a gate, a source, and a drain, a pair of MOS transistors of said plurality of MOS transistors constituting a detection circuit for detecting magnitudes of potentials applied to said gates as a difference between conductances of said pair of transistors,
- wherein at least a portion of at least one of said source and drain of each of said MOS transistors consists of a semiconductor having a bandgap width smaller than that of a channel portion.
- 2. The semiconductor device according to claim 1, wherein said detection circuit includes a sense amplifier having a flip-flop arrangement and a sense amplifier having a current mirror arrangement.
- 3. A semiconductor device, comprising:
- a semiconductor layer used as a substrate formed on an insulating film;
- a plurality of MOS transistors arranged on said semiconductor layer; and
- a boosting circuit constituted by at least one of said plurality of MOS transistors,
- wherein said MOS transistors are n-type MOS transistors,
- a gate length of each of said MOS transistors is larger than a minimum gate length of a MOS transistor constituting a circuit except for said boosting circuit, and
- at least a portion of at least one of a source and a drain of each of said MOS transistors constituting said boosting circuit consists of a semiconductor having a bandgap width smaller than that of a channel portion.
- 4. A semiconductor device, comprising:
- a semiconductor layer used as a substrate formed on an insulating film;
- a plurality of MOS transistors arranged on said semiconductor layer; and
- a boosting circuit constituted by at least one of said plurality of MOS transistors,
- wherein said MOS transistors are p-type MOS transistors,
- a gate length of each of said MOS transistors is larger than a minimum gate length of a MOS transistor constituting a circuit except for said boosting circuit, and
- at least a portion of at least one of a source and a drain of each of said MOS transistors constituting said boosting circuit consists of a semiconductor having a bandgap width smaller than that of a channel portion.
- 5. A semiconductor device, comprising:
- at least one pair of n-type SOI MOSFETs arranged on a semiconductor integrated circuit, said pair of SOI MOSFETs constituting a circuit in which gates of said pair of n-type SOI MOSFETs respectively receive potentials, and magnitudes of the potentials are discriminated from each other on the basis of a difference between conductances of said pair of n-type SOI MOSFETs,
- wherein a portion of a diffusion layer of at least a source portion in each of said pair of SOI MOSFETs consists of a semiconductor having a bandgap width smaller than that of a channel portion of said SOI MOSFETs.
- 6. The semiconductor device according to claim 5, wherein the semiconductor having the small bandgap width is formed by implanting at least one element selected from the group consisting of germanium (Ge) and tin (Sn) in silicon (Si).
- 7. The semiconductor device according to claim 5, wherein the semiconductor having the small bandgap width is formed by ion implantation of one element selected form the group consisting of germanium (Ge) and tin (Sn) in silicon (Si) and performing annealing thereafter.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-305215 |
Dec 1994 |
JPX |
|
7-083455 |
Mar 1995 |
JPX |
|
Parent Case Info
This application is a Division of application Ser. No. 08/569,844 filed on Dec. 8, 1995, now U.S. Pat. No. 5,895,956.
US Referenced Citations (3)
Foreign Referenced Citations (4)
Number |
Date |
Country |
1-33949 |
Jul 1989 |
JPX |
3-119764 |
May 1991 |
JPX |
5-3322 |
Jan 1993 |
JPX |
6-163920 |
Jun 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
569844 |
Dec 1995 |
|